Searched refs:getSubRegFromChannel (Results 1 – 13 of 13) sorted by relevance
| /openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/ |
| H A D | R600ExpandSpecialInstrs.cpp | 210 unsigned SubRegIndex = R600RegisterInfo::getSubRegFromChannel(Chan); in runOnMachineFunction() 215 unsigned SubRegIndex0 = R600RegisterInfo::getSubRegFromChannel(CubeSrcSwz[Chan]); in runOnMachineFunction() 216 unsigned SubRegIndex1 = R600RegisterInfo::getSubRegFromChannel(CubeSrcSwz[3 - Chan]); in runOnMachineFunction() 225 unsigned SubRegIndex = R600RegisterInfo::getSubRegFromChannel(Chan); in runOnMachineFunction()
|
| H A D | R600RegisterInfo.h | 27 static unsigned getSubRegFromChannel(unsigned Channel);
|
| H A D | R600RegisterInfo.cpp | 24 unsigned R600RegisterInfo::getSubRegFromChannel(unsigned Channel) { in getSubRegFromChannel() function in R600RegisterInfo
|
| H A D | R600ControlFlowFinalizer.cpp | 281 R600RegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)), in isCompatibleWithClause() 290 R600RegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)), in isCompatibleWithClause()
|
| H A D | SIRegisterInfo.h | 67 static unsigned getSubRegFromChannel(unsigned Channel, unsigned NumRegs = 1);
|
| H A D | SIShrinkInstructions.cpp | 588 Reg = TRI->getSubReg(Reg, TRI->getSubRegFromChannel(I)); in getSubRegForIndex() 590 Sub = TRI->getSubRegFromChannel(I + TRI->getChannelFromSubReg(Sub)); in getSubRegForIndex()
|
| H A D | SIFixSGPRCopies.cpp | 1051 TRI->getSubRegFromChannel(i), &AMDGPU::VGPR_32RegClass); in lowerVGPR2SGPRCopies() 1057 Result.addReg(PartialDst).addImm(TRI->getSubRegFromChannel(i)); in lowerVGPR2SGPRCopies()
|
| H A D | SIRegisterInfo.cpp | 529 unsigned SIRegisterInfo::getSubRegFromChannel(unsigned Channel, in getSubRegFromChannel() function in SIRegisterInfo 1522 getSubRegFromChannel(RegOffset / 4, NumRegs))); in buildSpillLoadStore() 1554 ? Register(getSubReg(ValueReg, getSubRegFromChannel(Lane))) in buildSpillLoadStore() 1583 getSubRegFromChannel(RegOffset / 4, NumRegs))); in buildSpillLoadStore()
|
| H A D | AMDGPUISelDAGToDAG.cpp | 472 unsigned Sub = IsGCN ? SIRegisterInfo::getSubRegFromChannel(i) in SelectBuildVector() 473 : R600RegisterInfo::getSubRegFromChannel(i); in SelectBuildVector() 483 unsigned Sub = IsGCN ? SIRegisterInfo::getSubRegFromChannel(i) in SelectBuildVector() 484 : R600RegisterInfo::getSubRegFromChannel(i); in SelectBuildVector()
|
| H A D | SIInstrInfo.cpp | 689 SubIdx = RI.getSubRegFromChannel(Channel, 2); in expandSGPRCopy() 5413 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i)); in readlaneVGPRToSGPR() 5422 MIB.addImm(RI.getSubRegFromChannel(i)); in readlaneVGPRToSGPR() 5626 .addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx)); in emitLoadSRsrcFromVGPRLoop() 5630 .addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx + 1)); in emitLoadSRsrcFromVGPRLoop() 5650 Cmp.addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx, 2)); in emitLoadSRsrcFromVGPRLoop() 5672 .addImm(TRI->getSubRegFromChannel(Channel++)); in emitLoadSRsrcFromVGPRLoop()
|
| H A D | R600InstrInfo.cpp | 59 unsigned SubRegIndex = R600RegisterInfo::getSubRegFromChannel(I); in copyPhysReg()
|
| H A D | AMDGPUInstructionSelector.cpp | 510 unsigned SubReg = SIRegisterInfo::getSubRegFromChannel(Offset / 32, in selectG_EXTRACT() 852 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32, InsSize / 32); in selectG_INSERT()
|
| H A D | SIISelLowering.cpp | 3771 return std::pair(SIRegisterInfo::getSubRegFromChannel(Offset), 0); in computeIndirectRegAndOffset() 12090 .addImm(SIRegisterInfo::getSubRegFromChannel(CurrIdx)); in AddIMGInit()
|