Home
last modified time | relevance | path

Searched refs:getRegClassConstraint (Results 1 – 9 of 9) sorted by relevance

/openbsd-src/gnu/llvm/llvm/lib/CodeGen/
H A DMachineCopyPropagation.cpp449 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isBackwardPropagatableRegClassCopy()
470 UseI.getRegClassConstraint(UseIdx, TII, TRI)) in isForwardableRegClassCopy()
H A DRegisterBankInfo.cpp116 const TargetRegisterClass *RC = MI.getRegClassConstraint(OpIdx, &TII, TRI); in getRegBankFromConstraints()
H A DTailDuplicator.cpp445 auto *NewRC = MI->getRegClassConstraint(i, TII, TRI); in duplicateInstruction()
H A DMachineInstr.cpp888 MachineInstr::getRegClassConstraint(unsigned OpIdx, in getRegClassConstraint() function in MachineInstr
959 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); in getRegClassConstraintEffect()
H A DTargetInstrInfo.cpp931 const TargetRegisterClass *RC = Root.getRegClassConstraint(0, TII, TRI); in reassociateOps()
/openbsd-src/gnu/llvm/llvm/include/llvm/CodeGen/
H A DMachineInstr.h1522 getRegClassConstraint(unsigned OpIdx,
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/
H A DAArch64InstrInfo.cpp1191 Instr.getRegClassConstraint(OpIdx, TII, TRI); in UpdateOperandRegClass()
/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/
H A DSIInstrInfo.cpp4135 const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI); in verifyInstruction()
/openbsd-src/gnu/llvm/llvm/lib/Target/RISCV/
H A DRISCVISelLowering.cpp11503 const TargetRegisterClass *RC = MI.getRegClassConstraint(0, &TII, TRI); in emitVFROUND_NOEXCEPT_MASK()