Searched refs:getIssueWidth (Results 1 – 9 of 9) sorted by relevance
52 unsigned InOrderIssueStage::getIssueWidth() const { in getIssueWidth() function in llvm::mca::InOrderIssueStage67 bool ShouldCarryOver = NumMicroOps > getIssueWidth(); in isAvailable()383 Bandwidth = getIssueWidth(); in cycleStart()419 assert((NumIssued <= getIssueWidth()) && "Overflow."); in cycleStart()
118 unsigned getIssueWidth() const;
98 unsigned getIssueWidth() const { return SchedModel.IssueWidth; } in getIssueWidth() function
165 CriticalPathLength = DAG->getBBSize() / SchedModel->getIssueWidth(); in init()
74 Packet.reserve(SchedModel->getIssueWidth()); in VLIWResourceModel()156 Packet.size() >= SchedModel->getIssueWidth()) { in reserveResources()366 if (IssueCount + uops > SchedModel->getIssueWidth()) in checkHazard()388 unsigned Width = SchedModel->getIssueWidth(); in bumpCycle()
1216 if (unsigned IW = TE.MTM.SchedModel.getIssueWidth()) in getResourceDepth()1270 if (unsigned IW = TE.MTM.SchedModel.getIssueWidth()) in getResourceLength()
2177 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) { in checkHazard()2306 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle); in bumpCycle()2400 (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) && in bumpNode()2518 while (CurrMOps >= SchedModel->getIssueWidth()) { in bumpNode()
221 unsigned IssueWidth = TSM.getIssueWidth(); in addPadding()
359 if (Metrics.NumInsts <= (6 * SchedModel.getIssueWidth())) in isHardwareLoopProfitable()