Searched refs:SingleIssue (Results 1 – 7 of 7) sorted by relevance
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ |
| H A D | ARMScheduleM55.td | 69 // All instructions we cannot dual issue are "SingleIssue=1" (MVE/FP and T2 73 // one). These use normal resources and latencies, but set SingleIssue = 0. 76 // don't use a resource, and set SingleIssue = 0. 133 // SingleIssue = 0. The others are SingleIssue = 1. 134 let SingleIssue = 0, Latency = 1 in { 143 let SingleIssue = 1, Latency = 1 in { 176 // issues (SingleIssue = 0) 177 let SingleIssue = 0, Latency = 2 in { 181 let SingleIssue = 1, Latency = 2 in { 220 let Latency = 1, SingleIssue = 0 in { [all …]
|
| H A D | ARMScheduleM7.td | 90 let SingleIssue = 1; 165 let SingleIssue = 1; 191 let SingleIssue = 1; 285 let SingleIssue = 1; 295 let SingleIssue = 1; 299 let SingleIssue = 1; 435 def M7VMRS : SchedWriteRes<[M7UnitVFP, M7UnitVPort]> { let SingleIssue = 1; } 436 def M7VMSR : SchedWriteRes<[M7UnitVFP, M7UnitVPort]> { let SingleIssue = 1; }
|
| H A D | ARMSubtarget.h | 144 SingleIssue, enumerator 195 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
|
| H A D | ARMScheduleR52.td | 723 let SingleIssue = 1; 729 let SingleIssue = 1; 735 let SingleIssue = 1;
|
| H A D | ARMBaseInstrInfo.cpp | 3860 case ARMSubtarget::SingleIssue: in getNumMicroOps()
|
| /openbsd-src/gnu/llvm/llvm/include/llvm/Target/ |
| H A D | TargetSchedule.td | 261 // SingleIssue is an alias for Begin/End Group. 262 bit SingleIssue = false;
|
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ |
| H A D | AArch64SchedA55.td | 96 def CortexA55WriteVLD1SI : SchedWriteRes<[CortexA55UnitLd]> { let Latency = 4; let SingleIssue = 1;…
|