Home
last modified time | relevance | path

Searched refs:MCII (Results 1 – 25 of 113) sorted by relevance

12345

/openbsd-src/gnu/llvm/llvm/lib/Target/Hexagon/MCTargetDesc/
H A DHexagonMCInstrInfo.h48 MCInstrInfo const &MCII; variable
55 PacketIterator(MCInstrInfo const &MCII, MCInst const &Inst);
56 PacketIterator(MCInstrInfo const &MCII, MCInst const &Inst, std::nullptr_t);
87 void addConstExtender(MCContext &Context, MCInstrInfo const &MCII, MCInst &MCB,
92 bundleInstructions(MCInstrInfo const &MCII, MCInst const &MCI);
99 bool canonicalizePacket(MCInstrInfo const &MCII, MCSubtargetInfo const &STI,
103 bool IsABranchingInst(MCInstrInfo const &MCII, MCSubtargetInfo const &STI,
109 MCInst deriveExtender(MCInstrInfo const &MCII, MCInst const &Inst,
117 void extendIfNeeded(MCContext &Context, MCInstrInfo const &MCII, MCInst &MCB,
121 unsigned getMemAccessSize(MCInstrInfo const &MCII, MCInst const &MCI);
[all …]
H A DHexagonMCInstrInfo.cpp39 Hexagon::PacketIterator::PacketIterator(MCInstrInfo const &MCII, in PacketIterator() argument
41 : MCII(MCII), BundleCurrent(Inst.begin() + in PacketIterator()
45 Hexagon::PacketIterator::PacketIterator(MCInstrInfo const &MCII, in PacketIterator() argument
47 : MCII(MCII), BundleCurrent(Inst.end()), BundleEnd(Inst.end()), in PacketIterator()
63 if (HexagonMCInstrInfo::isDuplex(MCII, Inst)) { in operator ++()
88 MCInstrInfo const &MCII, MCInst &MCB, in addConstExtender() argument
92 MCI.getOperand(HexagonMCInstrInfo::getExtendableOp(MCII, MCI)); in addConstExtender()
96 new (Context) MCInst(HexagonMCInstrInfo::deriveExtender(MCII, MCI, exOp)); in addConstExtender()
103 HexagonMCInstrInfo::bundleInstructions(MCInstrInfo const &MCII, in bundleInstructions() argument
106 return make_range(Hexagon::PacketIterator(MCII, MCI), in bundleInstructions()
[all …]
H A DHexagonMCChecker.cpp58 if (HexagonMCInstrInfo::isDuplex(MCII, Inst)) { in init()
70 if (HexagonMCInstrInfo::isPredicated(MCII, MCI) && in initReg()
74 isTrue = HexagonMCInstrInfo::isPredicatedTrue(MCII, MCI); in initReg()
77 if (HexagonMCInstrInfo::isPredicatedNew(MCII, MCI)) in initReg()
93 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(MCII, MCI); in init()
104 const bool IgnoreTmpDst = (HexagonMCInstrInfo::hasTmpDst(MCII, MCI) || in init()
105 HexagonMCInstrInfo::hasHvxTmp(MCII, MCI)) && in init()
127 HexagonMCInstrInfo::isPredicateLate(MCII, MCI)) in init()
169 else if (HexagonMCInstrInfo::isPredicateLate(MCII, MCI) && in init()
173 else if (i == 0 && HexagonMCInstrInfo::getType(MCII, MCI) == in init()
[all …]
H A DHexagonMCShuffler.cpp39 LLVM_DEBUG(dbgs() << "Shuffling: " << MCII.getName(MI.getOpcode()) in init()
41 assert(!HexagonMCInstrInfo::getDesc(MCII, MI).isPseudo()); in init()
44 append(MI, Extender, HexagonMCInstrInfo::getUnits(MCII, STI, MI)); in init()
59 append(AddMI, nullptr, HexagonMCInstrInfo::getUnits(MCII, STI, AddMI)); in init()
63 assert(!HexagonMCInstrInfo::getDesc(MCII, *I.getInst()).isPseudo()); in init()
66 append(MI, Extender, HexagonMCInstrInfo::getUnits(MCII, STI, MI)); in init()
72 append(AddMI, nullptr, HexagonMCInstrInfo::getUnits(MCII, STI, AddMI)); in init()
104 MCInstrInfo const &MCII, MCSubtargetInfo const &STI, in HexagonMCShuffle() argument
106 HexagonMCShuffler MCS(Context, ReportErrors, MCII, STI, MCB); in HexagonMCShuffle()
130 bool llvm::HexagonMCShuffle(MCContext &Context, MCInstrInfo const &MCII, in HexagonMCShuffle() argument
[all …]
H A DHexagonShuffler.cpp109 HexagonCVIResource::HexagonCVIResource(MCInstrInfo const &MCII, in HexagonCVIResource() argument
115 const unsigned ItinUnits = HexagonMCInstrInfo::getCVIResources(MCII, STI, *id); in HexagonCVIResource()
131 setLoad(HexagonMCInstrInfo::getDesc(MCII, *id).mayLoad()); in HexagonCVIResource()
132 setStore(HexagonMCInstrInfo::getDesc(MCII, *id).mayStore()); in HexagonCVIResource()
169 MCInstrInfo const &MCII, in HexagonShuffler() argument
171 : Context(Context), BundleFlags(), MCII(MCII), STI(STI), in HexagonShuffler()
184 HexagonInstr PI(MCII, STI, &ID, Extender, S); in append()
200 const unsigned Type = HexagonMCInstrInfo::getType(MCII, Inst); in restrictSlot1AOK()
232 if (HexagonMCInstrInfo::getDesc(MCII, Inst).mayStore()) { in restrictNoSlot1Store()
373 if (HexagonMCInstrInfo::getDesc(MCII, ID).mayLoad()) { in restrictStoreLoadOrder()
[all …]
H A DHexagonMCShuffler.h32 MCInstrInfo const &MCII, MCSubtargetInfo const &STI, in HexagonMCShuffler() argument
34 : HexagonShuffler(Context, ReportErrors, MCII, STI) { in HexagonMCShuffler()
39 MCInstrInfo const &MCII, MCSubtargetInfo const &STI, in HexagonMCShuffler() argument
41 : HexagonShuffler(Context, ReportErrors, MCII, STI) { in HexagonMCShuffler()
59 MCInstrInfo const &MCII, MCSubtargetInfo const &STI,
61 bool HexagonMCShuffle(MCContext &Context, MCInstrInfo const &MCII,
64 bool HexagonMCShuffle(MCContext &Context, MCInstrInfo const &MCII,
H A DHexagonMCCodeEmitter.cpp342 bool Duplex = HexagonMCInstrInfo::isDuplex(MCII, MCI); in parseBits()
406 assert(!HexagonMCInstrInfo::getDesc(MCII, MI).isPseudo() && in EncodeSingleInstruction()
409 << HexagonMCInstrInfo::getName(MCII, MI) << "'\n"); in EncodeSingleInstruction()
418 << HexagonMCInstrInfo::getName(MCII, MI) << "'\n"); in EncodeSingleInstruction()
460 MCInstrInfo const &MCII, const MCInst &MI, const MCOperand &MO, in getFixupNoBits() argument
462 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(MCII, MI); in getFixupNoBits()
463 unsigned InsnType = HexagonMCInstrInfo::getType(MCII, MI); in getFixupNoBits()
474 const MCInstrDesc &NextD = HexagonMCInstrInfo::getDesc(MCII, NextI); in getFixupNoBits()
476 HexagonMCInstrInfo::getType(MCII, NextI) == HexagonII::TypeCR) in getFixupNoBits()
582 bool InstExtendable = HexagonMCInstrInfo::isExtendable(MCII, MI) || in getExprOpValue()
[all …]
H A DHexagonAsmBackend.cpp45 std::unique_ptr <MCInstrInfo> MCII; member in __anona5678a4e0111::HexagonAsmBackend
67 MCII(T.createMCInstrInfo()), RelaxTarget(new MCInst *), in HexagonAsmBackend()
540 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(*MCII, HMI); in isInstRelaxable()
543 if (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeJ || in isInstRelaxable()
544 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCJ && in isInstRelaxable()
546 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeNCJ && in isInstRelaxable()
548 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCR && in isInstRelaxable()
550 if (HexagonMCInstrInfo::isExtendable(*MCII, HMI)) { in isInstRelaxable()
553 HMI.getOperand(HexagonMCInstrInfo::getExtendableOp(*MCII, HMI)); in isInstRelaxable()
676 *MCII, CrntHMI, in relaxInstruction()
[all …]
H A DHexagonShuffler.h88 HexagonCVIResource(MCInstrInfo const &MCII,
108 HexagonInstr(MCInstrInfo const &MCII, in HexagonInstr() argument
111 : ID(id), Extender(Extender), Core(s), CVI(MCII, STI, s, id){}; in HexagonInstr()
165 MCInstrInfo const &MCII; variable
196 MCInstrInfo const &MCII, MCSubtargetInfo const &STI);
229 return (*Pred)(MCII, Inst); in HasInstWith()
/openbsd-src/gnu/llvm/llvm/include/llvm/MCA/
H A DCustomBehaviour.h39 const MCInstrInfo &MCII; variable
42 InstrPostProcess(const MCSubtargetInfo &STI, const MCInstrInfo &MCII) in InstrPostProcess() argument
43 : STI(STI), MCII(MCII) {} in InstrPostProcess()
70 const MCInstrInfo &MCII; variable
74 const MCInstrInfo &MCII) in CustomBehaviour() argument
75 : STI(STI), SrcMgr(SrcMgr), MCII(MCII) {} in CustomBehaviour()
144 const MCInstrInfo &MCII; variable
147 InstrumentManager(const MCSubtargetInfo &STI, const MCInstrInfo &MCII) in InstrumentManager() argument
148 : STI(STI), MCII(MCII) {} in InstrumentManager()
169 getSchedClassID(const MCInstrInfo &MCII, const MCInst &MCI,
/openbsd-src/gnu/llvm/llvm/lib/Target/RISCV/MCA/
H A DRISCVCustomBehaviour.cpp93 const MCInstrInfo &MCII, const MCInst &MCI, in getSchedClassID() argument
96 unsigned SchedClassID = MCII.get(Opcode).getSchedClass(); in getSchedClassID()
109 << MCII.getName(Opcode) << ", LMUL=" << I->getData() in getSchedClassID()
117 << MCII.getName(Opcode) << ", LMUL=" << I->getData() in getSchedClassID()
119 << " with " << MCII.getName(RVV->Pseudo) << '\n'); in getSchedClassID()
120 return MCII.get(RVV->Pseudo).getSchedClass(); in getSchedClassID()
138 const MCInstrInfo &MCII) { in createRISCVInstrumentManager() argument
139 return new RISCVInstrumentManager(STI, MCII); in createRISCVInstrumentManager()
H A DRISCVCustomBehaviour.h43 RISCVInstrumentManager(const MCSubtargetInfo &STI, const MCInstrInfo &MCII) in RISCVInstrumentManager() argument
44 : InstrumentManager(STI, MCII) {} in RISCVInstrumentManager()
55 getSchedClassID(const MCInstrInfo &MCII, const MCInst &MCI,
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/Disassembler/
H A DAArch64Disassembler.h21 std::unique_ptr<const MCInstrInfo> const MCII; variable
25 MCInstrInfo const *MCII) in AArch64Disassembler() argument
26 : MCDisassembler(STI, Ctx), MCII(MCII) {} in AArch64Disassembler()
/openbsd-src/gnu/llvm/llvm/lib/Target/MSP430/MCTargetDesc/
H A DMSP430MCCodeEmitter.cpp37 MCInstrInfo const &MCII; member in llvm::MSP430MCCodeEmitter
74 MSP430MCCodeEmitter(MCContext &ctx, MCInstrInfo const &MCII) in MSP430MCCodeEmitter() argument
75 : Ctx(ctx), MCII(MCII) {} in MSP430MCCodeEmitter()
85 const MCInstrDesc &Desc = MCII.get(MI.getOpcode()); in encodeInstruction()
202 MCCodeEmitter *createMSP430MCCodeEmitter(const MCInstrInfo &MCII, in createMSP430MCCodeEmitter() argument
204 return new MSP430MCCodeEmitter(Ctx, MCII); in createMSP430MCCodeEmitter()
/openbsd-src/gnu/llvm/llvm/lib/Target/WebAssembly/MCTargetDesc/
H A DWebAssemblyMCCodeEmitter.cpp39 const MCInstrInfo &MCII; member in __anon3ecbb5b20111::WebAssemblyMCCodeEmitter
51 WebAssemblyMCCodeEmitter(const MCInstrInfo &MCII) : MCII(MCII) {} in WebAssemblyMCCodeEmitter() argument
55 MCCodeEmitter *llvm::createWebAssemblyMCCodeEmitter(const MCInstrInfo &MCII) { in createWebAssemblyMCCodeEmitter() argument
56 return new WebAssemblyMCCodeEmitter(MCII); in createWebAssemblyMCCodeEmitter()
87 const MCInstrDesc &Desc = MCII.get(MI.getOpcode()); in encodeInstruction()
/openbsd-src/gnu/llvm/llvm/lib/Target/SPIRV/MCTargetDesc/
H A DSPIRVMCCodeEmitter.cpp32 const MCInstrInfo &MCII; member in __anone92cfcde0111::SPIRVMCCodeEmitter
35 SPIRVMCCodeEmitter(const MCInstrInfo &mcii) : MCII(mcii) {} in SPIRVMCCodeEmitter()
53 MCCodeEmitter *llvm::createSPIRVMCCodeEmitter(const MCInstrInfo &MCII, in createSPIRVMCCodeEmitter() argument
55 return new SPIRVMCCodeEmitter(MCII); in createSPIRVMCCodeEmitter()
116 if (hasType(MI, MCII)) in encodeInstruction()
/openbsd-src/gnu/llvm/llvm/lib/MC/
H A DMCSchedule.cpp69 const MCInstrInfo &MCII, in computeInstrLatency() argument
71 unsigned SchedClass = MCII.get(Inst.getOpcode()).getSchedClass(); in computeInstrLatency()
78 SchedClass = STI.resolveVariantSchedClass(SchedClass, &Inst, &MCII, CPUID); in computeInstrLatency()
112 const MCInstrInfo &MCII, in getReciprocalThroughput() argument
114 unsigned SchedClass = MCII.get(Inst.getOpcode()).getSchedClass(); in getReciprocalThroughput()
124 SchedClass = STI.resolveVariantSchedClass(SchedClass, &Inst, &MCII, CPUID); in getReciprocalThroughput()
/openbsd-src/gnu/llvm/llvm/tools/llvm-mca/
H A Dllvm-mca.cpp406 std::unique_ptr<MCInstrInfo> MCII(TheTarget->createMCInstrInfo()); in main() local
407 assert(MCII && "Unable to create instruction info!"); in main()
410 TheTarget->createMCInstrAnalysis(MCII.get())); in main()
421 Triple(TripleName), IPtempOutputAsmVariant, *MAI, *MCII, *MRI)); in main()
436 *MCII); in main()
463 TheTarget->createInstrumentManager(*STI, *MCII)); in main()
468 IM = std::make_unique<mca::InstrumentManager>(*STI, *MCII); in main()
478 *MCII, *IM); in main()
508 Triple(TripleName), AssemblerDialect, *MAI, *MCII, *MRI)); in main()
531 TheTarget->createInstrPostProcess(*STI, *MCII)); in main()
[all …]
/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/MCTargetDesc/
H A DR600MCCodeEmitter.cpp33 const MCInstrInfo &MCII; member in __anon719be03c0111::R600MCCodeEmitter
37 : MRI(mri), MCII(mcii) {} in R600MCCodeEmitter()
82 MCCodeEmitter *llvm::createR600MCCodeEmitter(const MCInstrInfo &MCII, in createR600MCCodeEmitter() argument
84 return new R600MCCodeEmitter(MCII, *Ctx.getRegisterInfo()); in createR600MCCodeEmitter()
90 const MCInstrDesc &Desc = MCII.get(MI.getOpcode()); in encodeInstruction()
161 if (HAS_NATIVE_OPERANDS(MCII.get(MI.getOpcode()).TSFlags)) in getMachineOpValue()
/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/MCA/
H A DAMDGPUCustomBehaviour.cpp62 const MCInstrInfo &MCII) in AMDGPUCustomBehaviour() argument
63 : CustomBehaviour(STI, SrcMgr, MCII) { in AMDGPUCustomBehaviour()
197 << MCII.getName(Opcode) << " will be completely " in computeWaitCnt()
246 const MCInstrDesc &MCID = MCII.get(Opcode); in generateWaitCntInfo()
338 const MCInstrInfo &MCII) { in createAMDGPUCustomBehaviour() argument
339 return new AMDGPUCustomBehaviour(STI, SrcMgr, MCII); in createAMDGPUCustomBehaviour()
344 const MCInstrInfo &MCII) { in createAMDGPUInstrPostProcess() argument
345 return new AMDGPUInstrPostProcess(STI, MCII); in createAMDGPUInstrPostProcess()
H A DAMDGPUCustomBehaviour.h31 AMDGPUInstrPostProcess(const MCSubtargetInfo &STI, const MCInstrInfo &MCII) in AMDGPUInstrPostProcess() argument
32 : InstrPostProcess(STI, MCII) {} in AMDGPUInstrPostProcess()
87 const mca::SourceMgr &SrcMgr, const MCInstrInfo &MCII);
/openbsd-src/gnu/llvm/llvm/lib/Target/AVR/MCTargetDesc/
H A DAVRMCCodeEmitter.h39 AVRMCCodeEmitter(const MCInstrInfo &MCII, MCContext &Ctx) in AVRMCCodeEmitter() argument
40 : MCII(MCII), Ctx(Ctx) {} in AVRMCCodeEmitter()
108 const MCInstrInfo &MCII; variable
H A DAVRMCELFStreamer.h26 std::unique_ptr<MCInstrInfo> MCII; variable
34 MCII(createAVRMCInstrInfo()) {} in AVRMCELFStreamer()
42 MCII(createAVRMCInstrInfo()) {} in AVRMCELFStreamer()
/openbsd-src/gnu/llvm/llvm/lib/Target/Hexagon/Disassembler/
H A DHexagonDisassembler.cpp45 std::unique_ptr<MCInstrInfo const> const MCII; member in __anone0241cab0111::HexagonDisassembler
50 MCInstrInfo const *MCII) in HexagonDisassembler() argument
51 : MCDisassembler(STI, Ctx), MCII(MCII), CurrentBundle(new MCInst *), in HexagonDisassembler()
65 MCInstrInfo MCII = *Disassembler.MCII; in fullValue() local
67 MI.size() != HexagonMCInstrInfo::getExtendableOp(MCII, MI)) in fullValue()
69 unsigned Alignment = HexagonMCInstrInfo::getExtentAlignment(MCII, MI); in fullValue()
200 HexagonMCChecker Checker(getContext(), *MCII, STI_, MI, in getInstruction()
469 if (HexagonMCInstrInfo::isNewValue(*MCII, MI)) { in getSingleInstruction()
470 unsigned OpIndex = HexagonMCInstrInfo::getNewValueOp(*MCII, MI); in getSingleInstruction()
480 bool Vector = HexagonMCInstrInfo::isVector(*MCII, MI); in getSingleInstruction()
[all …]
/openbsd-src/gnu/llvm/llvm/lib/Target/LoongArch/MCTargetDesc/
H A DLoongArchMCCodeEmitter.cpp34 MCInstrInfo const &MCII; member in __anon93a2b4900111::LoongArchMCCodeEmitter
37 LoongArchMCCodeEmitter(MCContext &ctx, MCInstrInfo const &MCII) in LoongArchMCCodeEmitter() argument
38 : Ctx(ctx), MCII(MCII) {} in LoongArchMCCodeEmitter()
279 const MCInstrDesc &Desc = MCII.get(MI.getOpcode()); in encodeInstruction()
294 MCCodeEmitter *llvm::createLoongArchMCCodeEmitter(const MCInstrInfo &MCII, in createLoongArchMCCodeEmitter() argument
296 return new LoongArchMCCodeEmitter(Ctx, MCII); in createLoongArchMCCodeEmitter()

12345