Home
last modified time | relevance | path

Searched refs:DefOp (Results 1 – 11 of 11) sorted by relevance

/openbsd-src/gnu/llvm/llvm/lib/CodeGen/
H A DMachineTraceMetrics.cpp628 unsigned DefOp; member
631 DataDep(const MachineInstr *DefMI, unsigned DefOp, unsigned UseOp) in DataDep()
632 : DefMI(DefMI), DefOp(DefOp), UseOp(UseOp) {} in DataDep()
641 DefOp = DefI.getOperandNo(); in DataDep()
739 for (unsigned DefOp : LiveDefOps) { in updatePhysDepsDownwards() local
740 for (MCRegUnitIterator Units(UseMI->getOperand(DefOp).getReg().asMCReg(), in updatePhysDepsDownwards()
745 LRU.Op = DefOp; in updatePhysDepsDownwards()
803 .computeOperandLatency(Dep.DefMI, Dep.DefOp, &UseMI, Dep.UseOp); in updateDepth()
958 UseHeight += SchedModel.computeOperandLatency(Dep.DefMI, Dep.DefOp, &UseMI, in pushDepHeight()
978 addLiveIns(const MachineInstr *DefMI, unsigned DefOp, in addLiveIns() argument
[all …]
H A DPeepholeOptimizer.cpp1532 MachineOperand &DefOp = MI.getOperand(0); in findTargetRecurrence() local
1533 if (!isVirtualRegisterOperand(DefOp)) in findTargetRecurrence()
1545 return findTargetRecurrence(DefOp.getReg(), TargetRegs, RC); in findTargetRecurrence()
1551 return findTargetRecurrence(DefOp.getReg(), TargetRegs, RC); in findTargetRecurrence()
1852 const MachineOperand DefOp = Def->getOperand(DefIdx); in getNextSourceFromBitcast() local
1853 if (DefOp.getSubReg() != DefSubReg) in getNextSourceFromBitcast()
1881 for (const MachineInstr &UseMI : MRI.use_nodbg_instructions(DefOp.getReg())) { in getNextSourceFromBitcast()
H A DSplitKit.cpp444 for (const MachineOperand &DefOp : DefMI->defs()) { in addDeadDef() local
445 Register R = DefOp.getReg(); in addDeadDef()
448 if (unsigned SR = DefOp.getSubReg()) in addDeadDef()
1370 const MachineOperand &DefOp = MI->getOperand(DefOpIdx); in rewriteAssigned() local
1371 IsEarlyClobber = DefOp.isEarlyClobber(); in rewriteAssigned()
H A DMachineSink.cpp1335 auto *DefOp = PI->findRegisterDefOperand(Reg, false, true, TRI); in blockPrologueInterferes() local
1336 if (DefOp && !DefOp->isDead()) in blockPrologueInterferes()
H A DMachinePipeliner.cpp406 MachineOperand &DefOp = PI.getOperand(0); in preprocessPhiNodes() local
407 assert(DefOp.getSubReg() == 0); in preprocessPhiNodes()
408 auto *RC = MRI.getRegClass(DefOp.getReg()); in preprocessPhiNodes()
/openbsd-src/gnu/llvm/llvm/lib/Target/X86/
H A DX86SpeculativeLoadHardening.cpp1206 if (const MachineOperand *DefOp = MI.findRegisterDefOperand(X86::EFLAGS)) { in isEFLAGSDefLive() local
1207 return !DefOp->isDead(); in isEFLAGSDefLive()
1217 if (MachineOperand *DefOp = MI.findRegisterDefOperand(X86::EFLAGS)) { in isEFLAGSLive() local
1219 if (DefOp->isDead()) in isEFLAGSLive()
1964 auto &DefOp = MI.getOperand(0); in hardenPostLoad() local
1965 Register OldDefReg = DefOp.getReg(); in hardenPostLoad()
1972 DefOp.setReg(UnhardenedReg); in hardenPostLoad()
H A DX86DomainReassignment.cpp589 for (auto &DefOp : UseMI.defs()) { in buildClosure() local
590 if (!DefOp.isReg()) in buildClosure()
593 Register DefReg = DefOp.getReg(); in buildClosure()
/openbsd-src/gnu/llvm/llvm/lib/Target/Hexagon/
H A DHexagonExpandCondsets.cpp227 void predicateAt(const MachineOperand &DefOp, MachineInstr &MI,
875 void HexagonExpandCondsets::predicateAt(const MachineOperand &DefOp, in predicateAt() argument
906 MB.addReg(DefOp.getReg(), getRegState(DefOp), DefOp.getSubReg()); in predicateAt()
/openbsd-src/gnu/llvm/llvm/include/llvm/CodeGen/
H A DMachineTraceMetrics.h334 void addLiveIns(const MachineInstr *DefMI, unsigned DefOp,
/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/
H A DSIFoldOperands.cpp531 MachineOperand &DefOp = Def->getOperand(1); in tryToFoldACImm() local
532 if (DefOp.isImm() && TII->isInlineConstant(DefOp, OpTy) && in tryToFoldACImm()
533 TII->isOperandLegal(*UseMI, UseOpIdx, &DefOp)) { in tryToFoldACImm()
534 UseMI->getOperand(UseOpIdx).ChangeToImmediate(DefOp.getImm()); in tryToFoldACImm()
H A DSIInstrInfo.cpp586 MachineOperand &DefOp = Def->getOperand(1); in indirectCopyToAGPR() local
587 assert(DefOp.isReg() || DefOp.isImm()); in indirectCopyToAGPR()
589 if (DefOp.isReg()) { in indirectCopyToAGPR()
594 if (I->modifiesRegister(DefOp.getReg(), &RI)) in indirectCopyToAGPR()
600 DefOp.setIsKill(false); in indirectCopyToAGPR()
605 .add(DefOp); in indirectCopyToAGPR()