Searched refs:TruncMask (Results 1 – 6 of 6) sorted by relevance
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
| H A D | MVELaneInterleavingPass.cpp | 320 SmallVector<int, 16> TruncMask; in tryInterleave() local 331 TruncMask.push_back(Base + i); in tryInterleave() 332 TruncMask.push_back(Base + i + BaseElts / 2); in tryInterleave() 361 Value *Shuf = Builder.CreateShuffleVector(I, TruncMask); in tryInterleave()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/ |
| H A D | AMDGPUCodeGenPrepare.cpp | 958 ConstantInt *TruncMask in expandDivRem24Impl() local 960 Res = Builder.CreateAnd(Res, TruncMask); in expandDivRem24Impl()
|
| H A D | AMDGPUISelLowering.cpp | 1759 SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT); in LowerDIVREM24() local 1760 Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask); in LowerDIVREM24() 1761 Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask); in LowerDIVREM24()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/CodeGen/SelectionDAG/ |
| H A D | TargetLowering.cpp | 2006 APInt TruncMask = DemandedBits.zext(OperandBitWidth); in SimplifyDemandedBits() local 2007 if (SimplifyDemandedBits(Src, TruncMask, DemandedElts, Known, TLO, in SimplifyDemandedBits() 2014 Src, TruncMask, DemandedElts, TLO.DAG, Depth + 1)) in SimplifyDemandedBits()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/ |
| H A D | AArch64ISelLowering.cpp | 11833 uint64_t TruncMask = N->getConstantOperandVal(1); in isDesirableToCommuteWithShift() local 11834 if (isMask_64(TruncMask) && in isDesirableToCommuteWithShift()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
| H A D | X86ISelLowering.cpp | 38981 APInt TruncMask = OriginalDemandedBits.zext(SrcVT.getScalarSizeInBits()); in SimplifyDemandedBitsForTargetNode() local 38983 if (SimplifyDemandedBits(Src, TruncMask, DemandedElts, KnownOp, TLO, Depth + 1)) in SimplifyDemandedBitsForTargetNode()
|