Home
last modified time | relevance | path

Searched refs:SubReg (Results 1 – 25 of 70) sorted by relevance

123

/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Mips/MCTargetDesc/
H A DMipsOptionRecord.cpp77 for (const MCPhysReg &SubReg : MCRegInfo->subregs_inclusive(Reg)) { in SetPhysRegUsed() local
78 unsigned EncVal = MCRegInfo->getEncodingValue(SubReg); in SetPhysRegUsed()
81 if (GPR32RegClass->contains(SubReg) || GPR64RegClass->contains(SubReg)) in SetPhysRegUsed()
83 else if (COP0RegClass->contains(SubReg)) in SetPhysRegUsed()
86 else if (FGR32RegClass->contains(SubReg) || in SetPhysRegUsed()
87 FGR64RegClass->contains(SubReg) || in SetPhysRegUsed()
88 AFGR64RegClass->contains(SubReg) || in SetPhysRegUsed()
89 MSA128BRegClass->contains(SubReg)) in SetPhysRegUsed()
91 else if (COP2RegClass->contains(SubReg)) in SetPhysRegUsed()
93 else if (COP3RegClass->contains(SubReg)) in SetPhysRegUsed()
/netbsd-src/external/apache2/llvm/dist/llvm/lib/CodeGen/
H A DLiveVariables.cpp196 unsigned SubReg = *SubRegs; in FindLastPartialDef() local
197 MachineInstr *Def = PhysRegDef[SubReg]; in FindLastPartialDef()
202 LastDefReg = SubReg; in FindLastPartialDef()
250 unsigned SubReg = *SubRegs; in HandlePhysRegUse() local
251 if (Processed.count(SubReg)) in HandlePhysRegUse()
253 if (PartDefRegs.count(SubReg)) in HandlePhysRegUse()
257 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg, in HandlePhysRegUse()
260 PhysRegDef[SubReg] = LastPartialDef; in HandlePhysRegUse()
261 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS) in HandlePhysRegUse()
289 unsigned SubReg = *SubRegs; in FindLastRefOrPartRef() local
[all …]
H A DLiveIntervalCalc.cpp68 unsigned SubReg = MO.getSubReg(); in calculate() local
69 if (LI.hasSubRanges() || (SubReg != 0 && TrackSubRegs)) { in calculate()
70 LaneBitmask SubMask = SubReg != 0 ? TRI.getSubRegIndexLaneMask(SubReg) in calculate()
168 unsigned SubReg = MO.getSubReg(); in extendToUses() local
169 if (SubReg != 0) { in extendToUses()
170 LaneBitmask SLM = TRI.getSubRegIndexLaneMask(SubReg); in extendToUses()
H A DPeepholeOptimizer.cpp297 ValueTrackerResult(Register Reg, unsigned SubReg) { in ValueTrackerResult() argument
298 addSource(Reg, SubReg); in ValueTrackerResult()
333 return RegSrcs[Idx].SubReg; in getSrcSubReg()
687 ValueTracker ValTracker(CurSrcPair.Reg, CurSrcPair.SubReg, *MRI, TII); in findNextSource()
737 if (!TRI->shouldRewriteCopySrc(DefRC, RegSubReg.SubReg, SrcRC, in findNextSource()
738 CurSrcPair.SubReg)) in findNextSource()
743 if (PHICount > 0 && CurSrcPair.SubReg != 0) in findNextSource()
769 assert(SrcRegs[0].SubReg == 0 && "should not have subreg operand"); in insertPHI()
777 MIB.addReg(RegPair.Reg, 0, RegPair.SubReg); in insertPHI()
1059 if ((Src.SubReg = MOInsertedReg.getSubReg())) in getNextRewritableSource()
[all …]
H A DDetectDeadLanes.cpp174 unsigned SubReg = MI.getOperand(2).getImm(); in isCrossCopy() local
175 SrcSubIdx = TRI.composeSubRegIndices(SubReg, SrcSubIdx); in isCrossCopy()
424 unsigned SubReg = MO.getSubReg(); in determineInitialUsedLanes() local
447 if (SubReg == 0) in determineInitialUsedLanes()
450 UsedLanes |= TRI->getSubRegIndexLaneMask(SubReg); in determineInitialUsedLanes()
457 unsigned SubReg = MO.getSubReg(); in isUndefRegAtInput() local
458 LaneBitmask Mask = TRI->getSubRegIndexLaneMask(SubReg); in isUndefRegAtInput()
H A DLiveIntervals.cpp577 unsigned SubReg = MO.getSubReg(); in shrinkToUses() local
578 if (SubReg != 0) { in shrinkToUses()
579 LaneBitmask LaneMask = TRI->getSubRegIndexLaneMask(SubReg); in shrinkToUses()
791 unsigned SubReg = MO.getSubReg(); in addKillFlags() local
792 LaneBitmask UseMask = SubReg ? TRI->getSubRegIndexLaneMask(SubReg) in addKillFlags()
1031 unsigned SubReg = MO.getSubReg(); in updateAllRanges() local
1032 LaneBitmask LaneMask = SubReg ? TRI.getSubRegIndexLaneMask(SubReg) in updateAllRanges()
1458 unsigned SubReg = MO.getSubReg(); in findLastUseBefore() local
1459 if (SubReg != 0 && LaneMask.any() in findLastUseBefore()
1460 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask).none()) in findLastUseBefore()
[all …]
H A DScheduleDAGInstrs.cpp340 for (MCSubRegIterator SubReg(Reg, TRI, true); SubReg.isValid(); ++SubReg) { in addPhysRegDeps() local
341 if (Uses.contains(*SubReg)) in addPhysRegDeps()
342 Uses.eraseAll(*SubReg); in addPhysRegDeps()
344 Defs.eraseAll(*SubReg); in addPhysRegDeps()
376 unsigned SubReg = MO.getSubReg(); in getLaneMaskForMO() local
377 if (SubReg == 0) in getLaneMaskForMO()
379 return TRI->getSubRegIndexLaneMask(SubReg); in getLaneMaskForMO()
H A DMachineInstrBundle.cpp198 unsigned SubReg = *SubRegs; in finalizeBundle() local
199 if (LocalDefSet.insert(SubReg).second) in finalizeBundle()
200 LocalDefs.push_back(SubReg); in finalizeBundle()
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/
H A DAArch64AdvSIMDScalarPass.cpp104 static bool isGPR64(unsigned Reg, unsigned SubReg, in isGPR64() argument
106 if (SubReg) in isGPR64()
113 static bool isFPR64(unsigned Reg, unsigned SubReg, in isFPR64() argument
117 SubReg == 0) || in isFPR64()
119 SubReg == AArch64::dsub); in isFPR64()
121 return (AArch64::FPR64RegClass.contains(Reg) && SubReg == 0) || in isFPR64()
122 (AArch64::FPR128RegClass.contains(Reg) && SubReg == AArch64::dsub); in isFPR64()
129 unsigned &SubReg) { in getSrcFromCopy() argument
130 SubReg = 0; in getSrcFromCopy()
138 SubReg = AArch64::dsub; in getSrcFromCopy()
[all …]
H A DAArch64RegisterInfo.cpp278 for (MCSubRegIterator SubReg(AArch64::GPR64commonRegClass.getRegister(i), in UpdateCustomCallPreservedMask() local
280 SubReg.isValid(); ++SubReg) { in UpdateCustomCallPreservedMask()
283 UpdatedMask[*SubReg / 32] |= 1u << (*SubReg % 32); in UpdateCustomCallPreservedMask()
782 MachineInstr *MI, const TargetRegisterClass *SrcRC, unsigned SubReg, in shouldCoalesce() argument
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/
H A DSIRegisterInfo.h246 unsigned SubReg,
297 MachineInstr *findReachingDef(Register Reg, unsigned SubReg,
319 unsigned getChannelFromSubReg(unsigned SubReg) const { in getChannelFromSubReg() argument
320 return SubReg ? (getSubRegIdxOffset(SubReg) + 31) / 32 : 0; in getChannelFromSubReg()
324 unsigned getNumChannelsFromSubReg(unsigned SubReg) const { in getNumChannelsFromSubReg() argument
325 return getNumCoveredRegs(getSubRegIndexLaneMask(SubReg)); in getNumChannelsFromSubReg()
H A DSIShrinkInstructions.cpp389 Register Reg, unsigned SubReg, in instAccessReg() argument
399 LaneBitmask Overlap = TRI.getSubRegIndexLaneMask(SubReg) & in instAccessReg()
409 unsigned Reg, unsigned SubReg, in instReadsReg() argument
411 return instAccessReg(MI->uses(), Reg, SubReg, TRI); in instReadsReg()
415 unsigned Reg, unsigned SubReg, in instModifiesReg() argument
417 return instAccessReg(MI->defs(), Reg, SubReg, TRI); in instModifiesReg()
562 .addDef(X1.Reg, 0, X1.SubReg) in matchSwap()
563 .addDef(Y1.Reg, 0, Y1.SubReg) in matchSwap()
564 .addReg(Y1.Reg, 0, Y1.SubReg) in matchSwap()
565 .addReg(X1.Reg, 0, X1.SubReg).getInstr(); in matchSwap()
H A DSIPreAllocateWWMRegs.cpp132 const unsigned SubReg = MO.getSubReg(); in rewriteRegs() local
133 if (SubReg != 0) { in rewriteRegs()
134 PhysReg = TRI->getSubReg(PhysReg, SubReg); in rewriteRegs()
H A DSIRegisterInfo.cpp1144 Register SubReg = e == 1 in buildSpillLoadStore() local
1197 SubReg = Register(getSubReg(ValueReg, in buildSpillLoadStore()
1203 unsigned FinalReg = SubReg; in buildSpillLoadStore()
1217 .addReg(SubReg, getKillRegState(IsKill)); in buildSpillLoadStore()
1222 SubReg = TmpReg; in buildSpillLoadStore()
1232 .addReg(SubReg, getDefRegState(!IsStore) | getKillRegState(IsKill)); in buildSpillLoadStore()
1321 Register SubReg = in spillSGPR() local
1333 .addReg(SubReg, getKillRegState(UseKill)) in spillSGPR()
1366 Register SubReg = in spillSGPR() local
1374 .addReg(SubReg, SubKillState) in spillSGPR()
[all …]
H A DR600OptimizeVectorRegisters.cpp196 unsigned SubReg = (*It).first; in RebuildVector() local
203 .addReg(SubReg) in RebuildVector()
205 UpdatedRegToChan[SubReg] = Chan; in RebuildVector()
/netbsd-src/external/apache2/llvm/dist/llvm/utils/TableGen/
H A DCodeGenRegisters.cpp254 for (const auto &SubReg : SubRegs) { in inheritRegUnits() local
255 CodeGenRegister *SR = SubReg.second; in inheritRegUnits()
348 for (const auto &SubReg : Map) in computeSubRegs() local
349 if (Orphans.erase(SubReg.second)) in computeSubRegs()
350 SubRegs[RegBank.getCompositeSubRegIndex(Idx, SubReg.first)] = SubReg.second; in computeSubRegs()
354 for (const auto &SubReg : SubRegs) { in computeSubRegs() local
355 if (SubReg.second == this) { in computeSubRegs()
365 SubReg.first->AllSuperRegsCovered = false; in computeSubRegs()
369 SubReg2Idx.insert(std::make_pair(SubReg.second, SubReg.first)).first; in computeSubRegs()
370 if (Ins->second == SubReg.first) in computeSubRegs()
[all …]
/netbsd-src/external/apache2/llvm/dist/llvm/lib/MC/
H A DMCRegisterInfo.cpp45 MCRegister SubReg) const { in getSubRegIndex()
46 assert(SubReg && SubReg < getNumRegs() && "This is not a register"); in getSubRegIndex()
51 if (*Subs == SubReg) in getSubRegIndex()
/netbsd-src/external/apache2/llvm/dist/llvm/include/llvm/CodeGen/
H A DTargetInstrInfo.h466 unsigned SubReg; member
468 RegSubRegPair(Register Reg = Register(), unsigned SubReg = 0)
469 : Reg(Reg), SubReg(SubReg) {} in Reg()
472 return Reg == P.Reg && SubReg == P.SubReg;
485 RegSubRegPairAndIdx(Register Reg = Register(), unsigned SubReg = 0,
487 : RegSubRegPair(Reg, SubReg), SubIdx(SubIdx) {} in RegSubRegPair()
2002 std::pair<unsigned, unsigned> PairVal = std::make_pair(Val.Reg, Val.SubReg);
2009 RegInfo::isEqual(LHS.SubReg, RHS.SubReg);
H A DMachineInstrBuilder.h98 unsigned SubReg = 0) const {
108 SubReg,
117 unsigned SubReg = 0) const {
118 return addReg(RegNo, Flags | RegState::Define, SubReg);
124 unsigned SubReg = 0) const {
127 return addReg(RegNo, Flags, SubReg);
H A DTargetRegisterInfo.h1025 unsigned SubReg, in shouldCoalesce() argument
1115 unsigned SubReg = 0; variable
1135 unsigned getSubReg() const { return SubReg; } in getSubReg()
1146 SubReg = *Idx++;
1147 if (!SubReg)
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/
H A DPPCRegisterInfo.td38 class GP8<GPR SubReg, string n> : PPCReg<n> {
39 let HWEncoding = SubReg.HWEncoding;
40 let SubRegs = [SubReg];
45 class SPE<GPR SubReg, string n> : PPCReg<n> {
46 let HWEncoding = SubReg.HWEncoding;
47 let SubRegs = [SubReg];
69 class VR<VF SubReg, string n> : PPCReg<n> {
70 let HWEncoding{4-0} = SubReg.HWEncoding{4-0};
72 let SubRegs = [SubReg];
78 class VSRL<FPR SubReg, string n> : PPCReg<n> {
[all …]
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/
H A DX86RegisterInfo.cpp543 for (const MCPhysReg &SubReg : subregs_inclusive(X86::RSP)) in getReservedRegs() local
544 Reserved.set(SubReg); in getReservedRegs()
550 for (const MCPhysReg &SubReg : subregs_inclusive(X86::RIP)) in getReservedRegs() local
551 Reserved.set(SubReg); in getReservedRegs()
555 for (const MCPhysReg &SubReg : subregs_inclusive(X86::RBP)) in getReservedRegs() local
556 Reserved.set(SubReg); in getReservedRegs()
569 for (const MCPhysReg &SubReg : subregs_inclusive(BasePtr)) in getReservedRegs() local
570 Reserved.set(SubReg); in getReservedRegs()
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Hexagon/
H A DHexagonConstPropagation.cpp87 unsigned SubReg; member
89 explicit RegisterSubReg(unsigned R, unsigned SR = 0) : Reg(R), SubReg(SR) {} in RegisterSubReg()
91 : Reg(MO.getReg()), SubReg(MO.getSubReg()) {} in RegisterSubReg()
94 dbgs() << printReg(Reg, TRI, SubReg); in print()
98 return (Reg == R.Reg) && (SubReg == R.SubReg); in operator ==()
640 if (DefR.SubReg) { in visitPHI()
673 << printReg(UseR.Reg, &MCE.TRI, UseR.SubReg) << SrcC in visitPHI()
1091 if (!R.SubReg) { in getCell()
1943 assert(!DefR.SubReg); in evaluate()
2211 if (!R.SubReg) { in evaluate()
[all …]
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AVR/
H A DAVRRegisterInfo.cpp281 unsigned SubReg, in shouldCoalesce() argument
290 return TargetRegisterInfo::shouldCoalesce(MI, SrcRC, SubReg, DstRC, DstSubReg, NewRC, LIS); in shouldCoalesce()
H A DAVRRegisterInfo.h56 unsigned SubReg,

123