| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
| H A D | X86CallLowering.cpp | 110 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToReg() local 111 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg() 117 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToAddress() local 122 MIRBuilder.buildStore(ExtReg, Addr, *MMO); in assignValueToAddress()
|
| H A D | X86FastISel.cpp | 1097 Register ExtReg = createResultReg(&X86::GR64RegClass); in X86SelectCallAddress() local 1099 TII.get(TargetOpcode::SUBREG_TO_REG), ExtReg) in X86SelectCallAddress() 1103 Reg = ExtReg; in X86SelectCallAddress()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
| H A D | ARMCallLowering.cpp | 119 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToReg() local 120 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg() 129 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToAddress() local 133 MIRBuilder.buildStore(ExtReg, Addr, *MMO); in assignValueToAddress()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/ |
| H A D | AMDGPUCallLowering.cpp | 64 Register ExtReg = extendRegisterMin32(*this, ValVReg, VA); in assignValueToReg() local 73 {MRI.getType(ExtReg)}, false) in assignValueToReg() 74 .addReg(ExtReg); in assignValueToReg() 75 ExtReg = ToSGPR.getReg(0); in assignValueToReg() 78 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg() 213 Register ExtReg = extendRegisterMin32(*this, ValVReg, VA); in assignValueToReg() local 214 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg()
|
| H A D | AMDGPUInstructionSelector.cpp | 2061 Register ExtReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); in selectG_SZA_EXT() local 2066 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg) in selectG_SZA_EXT() 2073 .addReg(ExtReg) in selectG_SZA_EXT()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Mips/ |
| H A D | MipsCallLowering.cpp | 253 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToReg() local 254 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg() 287 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToAddress() local 288 MIRBuilder.buildStore(ExtReg, Addr, *MMO); in assignValueToAddress()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/ |
| H A D | PPCFastISel.cpp | 931 unsigned ExtReg = createResultReg(&PPC::GPRCRegClass); in PPCEmitCmp() local 932 if (!PPCEmitIntExt(SrcVT, SrcReg1, MVT::i32, ExtReg, IsZExt)) in PPCEmitCmp() 934 SrcReg1 = ExtReg; in PPCEmitCmp() 937 unsigned ExtReg = createResultReg(&PPC::GPRCRegClass); in PPCEmitCmp() local 938 if (!PPCEmitIntExt(SrcVT, SrcReg2, MVT::i32, ExtReg, IsZExt)) in PPCEmitCmp() 940 SrcReg2 = ExtReg; in PPCEmitCmp()
|
| H A D | PPCISelLowering.cpp | 11075 Register ExtReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass); in EmitAtomicBinary() local 11077 ExtReg).addReg(dest); in EmitAtomicBinary() 11079 .addReg(incr).addReg(ExtReg); in EmitAtomicBinary()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/GISel/ |
| H A D | AArch64InstructionSelector.cpp | 5529 Register ExtReg = moveScalarRegClass(OffsetInst->getOperand(1).getReg(), in selectAddrModeWRO() local 5535 [=](MachineInstrBuilder &MIB) { MIB.addUse(ExtReg); }, in selectAddrModeWRO() 5832 Register ExtReg; in selectArithExtendedRegister() local 5859 ExtReg = ExtDef->getOperand(1).getReg(); in selectArithExtendedRegister() 5865 ExtReg = RootDef->getOperand(1).getReg(); in selectArithExtendedRegister() 5871 if (Ext == AArch64_AM::UXTW && MRI.getType(ExtReg).getSizeInBits() == 32) { in selectArithExtendedRegister() 5872 MachineInstr *ExtInst = MRI.getVRegDef(ExtReg); in selectArithExtendedRegister() 5881 ExtReg = moveScalarRegClass(ExtReg, AArch64::GPR32RegClass, MIB); in selectArithExtendedRegister() 5883 return {{[=](MachineInstrBuilder &MIB) { MIB.addUse(ExtReg); }, in selectArithExtendedRegister()
|
| H A D | AArch64CallLowering.cpp | 275 Register ExtReg = extendRegister(ValVReg, VA); in assignValueToReg() local 276 MIRBuilder.buildCopy(PhysReg, ExtReg); in assignValueToReg()
|