| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Sparc/ |
| H A D | SparcFrameLowering.cpp | 45 unsigned ADDri) const { in emitSPAdjustment() 52 BuildMI(MBB, MBBI, dl, TII.get(ADDri), SP::O6) in emitSPAdjustment() 115 SAVEri = SP::ADDri; in emitPrologue() 179 BuildMI(MBB, MBBI, dl, TII.get(SP::ADDri), regUnbiased) in emitPrologue() 192 BuildMI(MBB, MBBI, dl, TII.get(SP::ADDri), SP::O6) in emitPrologue() 208 emitSPAdjustment(MF, MBB, I, Size, SP::ADDrr, SP::ADDri); in eliminateCallFramePseudoInstr() 234 emitSPAdjustment(MF, MBB, MBBI, NumBytes, SP::ADDrr, SP::ADDri); in emitEpilogue()
|
| H A D | SparcFrameLowering.h | 62 int NumBytes, unsigned ADDrr, unsigned ADDri) const;
|
| H A D | DelaySlotFiller.cpp | 504 case SP::ADDri: return combineRestoreADD(MBBI, PrevInst, TII); break; in tryCombineRestoreWithPrevInst()
|
| H A D | SparcInstrAliases.td | 386 def : InstAlias<"inc $rd", (ADDri IntRegs:$rd, IntRegs:$rd, 1), 0>; 389 def : InstAlias<"inc $simm13, $rd", (ADDri IntRegs:$rd, IntRegs:$rd, i32imm:$simm13), 0>;
|
| H A D | SparcInstrInfo.td | 1672 (ADDri (SETHIi tglobaltlsaddr:$in1), (tglobaltlsaddr:$in2))>; 1681 def : Pat<(add iPTR:$r, (SPlo tglobaladdr:$in)), (ADDri $r, tglobaladdr:$in)>; 1682 def : Pat<(add iPTR:$r, (SPlo tconstpool:$in)), (ADDri $r, tconstpool:$in)>; 1684 (ADDri $r, tblockaddress:$in)>;
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/CodeGen/ |
| H A D | README.txt | 35 %reg1037 = ADDri %reg1039, 1 43 Note ADDri is not a two-address instruction. However, its result %reg1037 is an 45 PHI node. We should treat it as a two-address code and make sure the ADDri is
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
| H A D | ARMInstructionSelector.cpp | 107 unsigned ADDri; member 320 STORE_OPCODE(ADDri, ADDri); in OpcodeCache() 1073 I.setDesc(TII.get(Opcodes.ADDri)); in select()
|
| H A D | ARMMCInstLower.cpp | 139 case ARM::ADDri: in LowerARMMachineInstrToMCInst()
|
| H A D | ARMBaseInstrInfo.cpp | 226 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) in convertToThreeAddress() 257 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) in convertToThreeAddress() 2407 {ARM::ADDSri, ARM::ADDri}, 2482 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri; in emitARMRegPlusImmediate() 2627 if (Opcode == ARM::ADDri) { in rewriteARMFrameIndex() 2884 OI->getOpcode() == ARM::ADDri || OI->getOpcode() == ARM::t2ADDri) && in isRedundantFlagInstr() 2936 case ARM::ADDri: in isOptimizeCompareCandidate() 3336 NewUseOpc = UseOpc == ARM::ADDrr ? ARM::ADDri : ARM::SUBri; in FoldImmediate() 3339 NewUseOpc = UseOpc == ARM::ADDrr ? ARM::SUBri : ARM::ADDri; in FoldImmediate() 5457 else if (Opcode != ARM::ADDri) in isAddImmediate()
|
| H A D | ARMAsmPrinter.cpp | 1199 case ARM::ADDri: in EmitUnwindingInstruction() 1968 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) in emitInstruction() 1995 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) in emitInstruction()
|
| H A D | ARMBaseRegisterInfo.cpp | 648 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : in materializeFrameBaseRegister()
|
| H A D | ARMFrameLowering.cpp | 1463 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri; in emitAlignedDPRCS2Restores() 1633 if (MI.getOpcode() == ARM::ADDri) { in estimateRSStackSizeLimit()
|
| H A D | ARMLoadStoreOptimizer.cpp | 707 : isThumb1 ? ARM::tADDi8 : ARM::ADDri; in CreateLoadStoreMulti() 1200 case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break; in isIncrementOrDecrement()
|
| H A D | ARMFastISel.cpp | 658 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri; in fastMaterializeAlloca() 836 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri; in ARMSimplifyAddress()
|
| H A D | ARMInstrInfo.td | 6292 (ADDri GPR:$Rd, GPR:$Rn, mod_imm_neg:$imm, pred:$p, cc_out:$s)>; 6294 (ADDri GPR:$Rd, GPR:$Rd, mod_imm_neg:$imm, pred:$p, cc_out:$s)>;
|
| H A D | ARMISelDAGToDAG.cpp | 3550 ARM::t2ADDri : ARM::ADDri); in Select()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
| H A D | X86FixupLEAs.cpp | 534 const MCInstrDesc &ADDri = in processInstructionForSlowLEA() local 537 NewMI = BuildMI(MBB, I, MI.getDebugLoc(), ADDri, DstR) in processInstructionForSlowLEA()
|
| H A D | X86FrameLowering.cpp | 3430 unsigned ADDri = getADDriOpcode(false, EndOffset); in restoreWin32EHStackPointers() local 3431 BuildMI(MBB, MBBI, DL, TII.get(ADDri), FramePtr) in restoreWin32EHStackPointers()
|
| /netbsd-src/external/apache2/llvm/dist/llvm/docs/ |
| H A D | WritingAnLLVMBackend.rst | 729 LLVM target could model this with two instructions named ``ADDri`` and 819 ``XORri``, ``ADDrr``, and ``ADDri``.
|
| /netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/AsmParser/ |
| H A D | ARMAsmParser.cpp | 8730 case ARM::ADDri: { in processInstruction()
|