1 /* $NetBSD: i915_reg.h,v 1.19 2021/12/19 12:24:36 riastradh Exp $ */
2
3 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 */
26
27 #ifndef _I915_REG_H_
28 #define _I915_REG_H_
29
30 #include <linux/bitfield.h>
31 #include <linux/bits.h>
32 #include <linux/types.h>
33
34 /**
35 * DOC: The i915 register macro definition style guide
36 *
37 * Follow the style described here for new macros, and while changing existing
38 * macros. Do **not** mass change existing definitions just to update the style.
39 *
40 * Layout
41 * ~~~~~~
42 *
43 * Keep helper macros near the top. For example, _PIPE() and friends.
44 *
45 * Prefix macros that generally should not be used outside of this file with
46 * underscore '_'. For example, _PIPE() and friends, single instances of
47 * registers that are defined solely for the use by function-like macros.
48 *
49 * Avoid using the underscore prefixed macros outside of this file. There are
50 * exceptions, but keep them to a minimum.
51 *
52 * There are two basic types of register definitions: Single registers and
53 * register groups. Register groups are registers which have two or more
54 * instances, for example one per pipe, port, transcoder, etc. Register groups
55 * should be defined using function-like macros.
56 *
57 * For single registers, define the register offset first, followed by register
58 * contents.
59 *
60 * For register groups, define the register instance offsets first, prefixed
61 * with underscore, followed by a function-like macro choosing the right
62 * instance based on the parameter, followed by register contents.
63 *
64 * Define the register contents (i.e. bit and bit field macros) from most
65 * significant to least significant bit. Indent the register content macros
66 * using two extra spaces between ``#define`` and the macro name.
67 *
68 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
69 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
70 * shifted in place, so they can be directly OR'd together. For convenience,
71 * function-like macros may be used to define bit fields, but do note that the
72 * macros may be needed to read as well as write the register contents.
73 *
74 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
75 *
76 * Group the register and its contents together without blank lines, separate
77 * from other registers and their contents with one blank line.
78 *
79 * Indent macro values from macro names using TABs. Align values vertically. Use
80 * braces in macro values as needed to avoid unintended precedence after macro
81 * substitution. Use spaces in macro values according to kernel coding
82 * style. Use lower case in hexadecimal values.
83 *
84 * Naming
85 * ~~~~~~
86 *
87 * Try to name registers according to the specs. If the register name changes in
88 * the specs from platform to another, stick to the original name.
89 *
90 * Try to re-use existing register macro definitions. Only add new macros for
91 * new register offsets, or when the register contents have changed enough to
92 * warrant a full redefinition.
93 *
94 * When a register macro changes for a new platform, prefix the new macro using
95 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
96 * prefix signifies the start platform/generation using the register.
97 *
98 * When a bit (field) macro changes or gets added for a new platform, while
99 * retaining the existing register macro, add a platform acronym or generation
100 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
101 *
102 * Examples
103 * ~~~~~~~~
104 *
105 * (Note that the values in the example are indented using spaces instead of
106 * TABs to avoid misalignment in generated documentation. Use TABs in the
107 * definitions.)::
108 *
109 * #define _FOO_A 0xf000
110 * #define _FOO_B 0xf001
111 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
112 * #define FOO_ENABLE REG_BIT(31)
113 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
114 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
115 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
116 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
117 *
118 * #define BAR _MMIO(0xb000)
119 * #define GEN8_BAR _MMIO(0xb888)
120 */
121
122 /**
123 * REG_BIT() - Prepare a u32 bit value
124 * @__n: 0-based bit number
125 *
126 * Local wrapper for BIT() to force u32, with compile time checks.
127 *
128 * @return: Value with bit @__n set.
129 */
130 #define REG_BIT(__n) \
131 ((u32)(BIT(__n) + \
132 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
133 ((__n) < 0 || (__n) > 31))))
134
135 /**
136 * REG_GENMASK() - Prepare a continuous u32 bitmask
137 * @__high: 0-based high bit
138 * @__low: 0-based low bit
139 *
140 * Local wrapper for GENMASK() to force u32, with compile time checks.
141 *
142 * @return: Continuous bitmask from @__high to @__low, inclusive.
143 */
144 #define REG_GENMASK(__high, __low) \
145 ((u32)(GENMASK(__high, __low) + \
146 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
147 __is_constexpr(__low) && \
148 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
149
150 /*
151 * Local integer constant expression version of is_power_of_2().
152 */
153 #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
154
155 /**
156 * REG_FIELD_PREP() - Prepare a u32 bitfield value
157 * @__mask: shifted mask defining the field's length and position
158 * @__val: value to put in the field
159 *
160 * Local copy of FIELD_PREP() to generate an integer constant expression, force
161 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
162 *
163 * @return: @__val masked and shifted into the field defined by @__mask.
164 */
165 #define REG_FIELD_PREP(__mask, __val) \
166 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
167 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
168 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
169 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
170 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
171
172 /**
173 * REG_FIELD_GET() - Extract a u32 bitfield value
174 * @__mask: shifted mask defining the field's length and position
175 * @__val: value to extract the bitfield value from
176 *
177 * Local wrapper for FIELD_GET() to force u32 and for consistency with
178 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
179 *
180 * @return: Masked and shifted value of the field defined by @__mask in @__val.
181 */
182 #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
183
184 typedef struct {
185 u32 reg;
186 } i915_reg_t;
187
188 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
189
190 #define INVALID_MMIO_REG _MMIO(0)
191
i915_mmio_reg_offset(i915_reg_t reg)192 static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
193 {
194 return reg.reg;
195 }
196
i915_mmio_reg_equal(i915_reg_t a,i915_reg_t b)197 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
198 {
199 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
200 }
201
i915_mmio_reg_valid(i915_reg_t reg)202 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
203 {
204 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
205 }
206
207 #define VLV_DISPLAY_BASE 0x180000
208 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
209 #define BXT_MIPI_BASE 0x60000
210
211 #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
212
213 /*
214 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
215 * numbers, pick the 0-based __index'th value.
216 *
217 * Always prefer this over _PICK() if the numbers are evenly spaced.
218 */
219 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
220
221 /*
222 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
223 *
224 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
225 */
226 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
227
228 /*
229 * Named helper wrappers around _PICK_EVEN() and _PICK().
230 */
231 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
232 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
233 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
234 #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
235 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
236
237 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
238 #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
239 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
240 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
241 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
242
243 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
244
245 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
246 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
247 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
248 #define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
249
250 /*
251 * Device info offset array based helpers for groups of registers with unevenly
252 * spaced base offsets.
253 */
254 #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257 #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
259 DISPLAY_MMIO_BASE(dev_priv))
260 #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
261 #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
263 DISPLAY_MMIO_BASE(dev_priv))
264
265 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
266 #define _MASKED_FIELD(mask, value) ({ \
267 if (__builtin_constant_p(mask)) { \
268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
269 } \
270 if (__builtin_constant_p(value)) { \
271 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
272 } \
273 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) { \
274 BUILD_BUG_ON_MSG((value) & ~(mask), \
275 "Incorrect value for mask"); \
276 } \
277 __MASKED_FIELD(mask, value); })
278 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
279 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
280
281 /* PCI config space */
282
283 #define MCHBAR_I915 0x44
284 #define MCHBAR_I965 0x48
285 #define MCHBAR_SIZE (4 * 4096)
286
287 #define DEVEN 0x54
288 #define DEVEN_MCHBAR_EN (1 << 28)
289
290 /* BSM in include/drm/i915_drm.h */
291
292 #define HPLLCC 0xc0 /* 85x only */
293 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
294 #define GC_CLOCK_133_200 (0 << 0)
295 #define GC_CLOCK_100_200 (1 << 0)
296 #define GC_CLOCK_100_133 (2 << 0)
297 #define GC_CLOCK_133_266 (3 << 0)
298 #define GC_CLOCK_133_200_2 (4 << 0)
299 #define GC_CLOCK_133_266_2 (5 << 0)
300 #define GC_CLOCK_166_266 (6 << 0)
301 #define GC_CLOCK_166_250 (7 << 0)
302
303 #define I915_GDRST 0xc0 /* PCI config register */
304 #define GRDOM_FULL (0 << 2)
305 #define GRDOM_RENDER (1 << 2)
306 #define GRDOM_MEDIA (3 << 2)
307 #define GRDOM_MASK (3 << 2)
308 #define GRDOM_RESET_STATUS (1 << 1)
309 #define GRDOM_RESET_ENABLE (1 << 0)
310
311 /* BSpec only has register offset, PCI device and bit found empirically */
312 #define I830_CLOCK_GATE 0xc8 /* device 0 */
313 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
314
315 #define GCDGMBUS 0xcc
316
317 #define GCFGC2 0xda
318 #define GCFGC 0xf0 /* 915+ only */
319 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
320 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
321 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
322 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
323 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
324 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
325 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
326 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
327 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
328 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
329 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
330 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
331 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
332 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
333 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
334 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
335 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
336 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
337 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
338 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
339 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
340 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
341 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
342 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
343 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
344 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
345 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
346 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
347 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
348
349 #define ASLE 0xe4
350 #define ASLS 0xfc
351
352 #define SWSCI 0xe8
353 #define SWSCI_SCISEL (1 << 15)
354 #define SWSCI_GSSCIE (1 << 0)
355
356 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
357
358
359 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
360 #define ILK_GRDOM_FULL (0 << 1)
361 #define ILK_GRDOM_RENDER (1 << 1)
362 #define ILK_GRDOM_MEDIA (3 << 1)
363 #define ILK_GRDOM_MASK (3 << 1)
364 #define ILK_GRDOM_RESET_ENABLE (1 << 0)
365
366 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
367 #define GEN6_MBC_SNPCR_SHIFT 21
368 #define GEN6_MBC_SNPCR_MASK (3 << 21)
369 #define GEN6_MBC_SNPCR_MAX (0 << 21)
370 #define GEN6_MBC_SNPCR_MED (1 << 21)
371 #define GEN6_MBC_SNPCR_LOW (2 << 21)
372 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
373
374 #define VLV_G3DCTL _MMIO(0x9024)
375 #define VLV_GSCKGCTL _MMIO(0x9028)
376
377 #define GEN6_MBCTL _MMIO(0x0907c)
378 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
379 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
380 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
381 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
382 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
383
384 #define GEN6_GDRST _MMIO(0x941c)
385 #define GEN6_GRDOM_FULL (1 << 0)
386 #define GEN6_GRDOM_RENDER (1 << 1)
387 #define GEN6_GRDOM_MEDIA (1 << 2)
388 #define GEN6_GRDOM_BLT (1 << 3)
389 #define GEN6_GRDOM_VECS (1 << 4)
390 #define GEN9_GRDOM_GUC (1 << 5)
391 #define GEN8_GRDOM_MEDIA2 (1 << 7)
392 /* GEN11 changed all bit defs except for FULL & RENDER */
393 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
394 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
395 #define GEN11_GRDOM_BLT (1 << 2)
396 #define GEN11_GRDOM_GUC (1 << 3)
397 #define GEN11_GRDOM_MEDIA (1 << 5)
398 #define GEN11_GRDOM_MEDIA2 (1 << 6)
399 #define GEN11_GRDOM_MEDIA3 (1 << 7)
400 #define GEN11_GRDOM_MEDIA4 (1 << 8)
401 #define GEN11_GRDOM_VECS (1 << 13)
402 #define GEN11_GRDOM_VECS2 (1 << 14)
403 #define GEN11_GRDOM_SFC0 (1 << 17)
404 #define GEN11_GRDOM_SFC1 (1 << 18)
405
406 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
407 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
408
409 #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
410 #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
411 #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
412 #define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
413 #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
414
415 #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
416 #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
417 #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
418 #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
419 #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
420 #define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
421
422 #define GEN12_SFC_DONE(n) _MMIO(0x1cc00 + (n) * 0x100)
423 #define GEN12_SFC_DONE_MAX 4
424
425 #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
426 #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
427 #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
428 #define PP_DIR_DCLV_2G 0xffffffff
429
430 #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
431 #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
432
433 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
434 #define GEN8_RPCS_ENABLE (1 << 31)
435 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
436 #define GEN8_RPCS_S_CNT_SHIFT 15
437 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
438 #define GEN11_RPCS_S_CNT_SHIFT 12
439 #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
440 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
441 #define GEN8_RPCS_SS_CNT_SHIFT 8
442 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
443 #define GEN8_RPCS_EU_MAX_SHIFT 4
444 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
445 #define GEN8_RPCS_EU_MIN_SHIFT 0
446 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
447
448 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
449 /* HSW only */
450 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
451 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
452 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
453 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
454 /* HSW+ */
455 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
456 #define HSW_RCS_CONTEXT_ENABLE (1 << 7)
457 #define HSW_RCS_INHIBIT (1 << 8)
458 /* Gen8 */
459 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
460 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
461 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
462 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
463 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
464 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
465 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
466 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
467 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
468 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
469
470 #define GAM_ECOCHK _MMIO(0x4090)
471 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
472 #define ECOCHK_SNB_BIT (1 << 10)
473 #define ECOCHK_DIS_TLB (1 << 8)
474 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
475 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
476 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
477 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
478 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
479 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
480 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
481 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
482
483 #define GEN8_RC6_CTX_INFO _MMIO(0x8504)
484
485 #define GAC_ECO_BITS _MMIO(0x14090)
486 #define ECOBITS_SNB_BIT (1 << 13)
487 #define ECOBITS_PPGTT_CACHE64B (3 << 8)
488 #define ECOBITS_PPGTT_CACHE4B (0 << 8)
489
490 #define GAB_CTL _MMIO(0x24000)
491 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
492
493 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
494 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
495 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
496 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
497 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
498 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
499 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
500 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
501 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
502 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
503 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
504 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
505 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
506 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
507 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
508 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
509 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
510 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
511
512 /* VGA stuff */
513
514 #define VGA_ST01_MDA 0x3ba
515 #define VGA_ST01_CGA 0x3da
516
517 #define _VGA_MSR_WRITE _MMIO(0x3c2)
518 #define VGA_MSR_WRITE 0x3c2
519 #define VGA_MSR_READ 0x3cc
520 #define VGA_MSR_MEM_EN (1 << 1)
521 #define VGA_MSR_CGA_MODE (1 << 0)
522
523 #define VGA_SR_INDEX 0x3c4
524 #define SR01 1
525 #define VGA_SR_DATA 0x3c5
526
527 #define VGA_AR_INDEX 0x3c0
528 #define VGA_AR_VID_EN (1 << 5)
529 #define VGA_AR_DATA_WRITE 0x3c0
530 #define VGA_AR_DATA_READ 0x3c1
531
532 #define VGA_GR_INDEX 0x3ce
533 #define VGA_GR_DATA 0x3cf
534 /* GR05 */
535 #define VGA_GR_MEM_READ_MODE_SHIFT 3
536 #define VGA_GR_MEM_READ_MODE_PLANE 1
537 /* GR06 */
538 #define VGA_GR_MEM_MODE_MASK 0xc
539 #define VGA_GR_MEM_MODE_SHIFT 2
540 #define VGA_GR_MEM_A0000_AFFFF 0
541 #define VGA_GR_MEM_A0000_BFFFF 1
542 #define VGA_GR_MEM_B0000_B7FFF 2
543 #define VGA_GR_MEM_B0000_BFFFF 3
544
545 #define VGA_DACMASK 0x3c6
546 #define VGA_DACRX 0x3c7
547 #define VGA_DACWX 0x3c8
548 #define VGA_DACDATA 0x3c9
549
550 #define VGA_CR_INDEX_MDA 0x3b4
551 #define VGA_CR_DATA_MDA 0x3b5
552 #define VGA_CR_INDEX_CGA 0x3d4
553 #define VGA_CR_DATA_CGA 0x3d5
554
555 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
556 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
557 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
558 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
559 #define MI_PREDICATE_DATA _MMIO(0x2410)
560 #define MI_PREDICATE_RESULT _MMIO(0x2418)
561 #define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
562 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
563 #define LOWER_SLICE_ENABLED (1 << 0)
564 #define LOWER_SLICE_DISABLED (0 << 0)
565
566 /*
567 * Registers used only by the command parser
568 */
569 #define BCS_SWCTRL _MMIO(0x22200)
570
571 /* There are 16 GPR registers */
572 #define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
573 #define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
574
575 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
576 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
577 #define HS_INVOCATION_COUNT _MMIO(0x2300)
578 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
579 #define DS_INVOCATION_COUNT _MMIO(0x2308)
580 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
581 #define IA_VERTICES_COUNT _MMIO(0x2310)
582 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
583 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
584 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
585 #define VS_INVOCATION_COUNT _MMIO(0x2320)
586 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
587 #define GS_INVOCATION_COUNT _MMIO(0x2328)
588 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
589 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
590 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
591 #define CL_INVOCATION_COUNT _MMIO(0x2338)
592 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
593 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
594 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
595 #define PS_INVOCATION_COUNT _MMIO(0x2348)
596 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
597 #define PS_DEPTH_COUNT _MMIO(0x2350)
598 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
599
600 /* There are the 4 64-bit counter registers, one for each stream output */
601 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
602 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
603
604 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
605 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
606
607 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
608 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
609 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
610 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
611 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
612 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
613
614 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
615 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
616 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
617
618 /* There are the 16 64-bit CS General Purpose Registers */
619 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
620 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
621
622 #define GEN7_OACONTROL _MMIO(0x2360)
623 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
624 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
625 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
626 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
627 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
628 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
629 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
630 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
631 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
632 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
633 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
634 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
635 #define GEN7_OACONTROL_FORMAT_SHIFT 2
636 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
637 #define GEN7_OACONTROL_ENABLE (1 << 0)
638
639 #define GEN8_OACTXID _MMIO(0x2364)
640
641 #define GEN8_OA_DEBUG _MMIO(0x2B04)
642 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
643 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
644 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
645 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
646
647 #define GEN8_OACONTROL _MMIO(0x2B00)
648 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
649 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
650 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
651 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
652 #define GEN8_OA_REPORT_FORMAT_SHIFT 2
653 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
654 #define GEN8_OA_COUNTER_ENABLE (1 << 0)
655
656 #define GEN8_OACTXCONTROL _MMIO(0x2360)
657 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F
658 #define GEN8_OA_TIMER_PERIOD_SHIFT 2
659 #define GEN8_OA_TIMER_ENABLE (1 << 1)
660 #define GEN8_OA_COUNTER_RESUME (1 << 0)
661
662 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
663 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
664 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
665 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
666 #define GEN7_OABUFFER_RESUME (1 << 0)
667
668 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
669 #define GEN8_OABUFFER _MMIO(0x2b14)
670 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
671
672 #define GEN7_OASTATUS1 _MMIO(0x2364)
673 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
674 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
675 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
676 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
677
678 #define GEN7_OASTATUS2 _MMIO(0x2368)
679 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
680 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
681
682 #define GEN8_OASTATUS _MMIO(0x2b08)
683 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
684 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
685 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
686 #define GEN8_OASTATUS_REPORT_LOST (1 << 0)
687
688 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
689 #define GEN8_OAHEADPTR_MASK 0xffffffc0
690 #define GEN8_OATAILPTR _MMIO(0x2B10)
691 #define GEN8_OATAILPTR_MASK 0xffffffc0
692
693 #define OABUFFER_SIZE_128K (0 << 3)
694 #define OABUFFER_SIZE_256K (1 << 3)
695 #define OABUFFER_SIZE_512K (2 << 3)
696 #define OABUFFER_SIZE_1M (3 << 3)
697 #define OABUFFER_SIZE_2M (4 << 3)
698 #define OABUFFER_SIZE_4M (5 << 3)
699 #define OABUFFER_SIZE_8M (6 << 3)
700 #define OABUFFER_SIZE_16M (7 << 3)
701
702 /* Gen12 OAR unit */
703 #define GEN12_OAR_OACONTROL _MMIO(0x2960)
704 #define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
705 #define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
706
707 #define GEN12_OACTXCONTROL _MMIO(0x2360)
708 #define GEN12_OAR_OASTATUS _MMIO(0x2968)
709
710 /* Gen12 OAG unit */
711 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
712 #define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
713 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
714 #define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
715
716 #define GEN12_OAG_OABUFFER _MMIO(0xdb08)
717 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
718 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
719 #define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
720
721 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
722 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
723 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
724 #define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
725
726 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
727 #define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
728 #define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
729
730 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
731 #define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
732 #define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
733 #define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
734 #define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
735
736 #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
737 #define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
738 #define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
739 #define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
740
741 /*
742 * Flexible, Aggregate EU Counter Registers.
743 * Note: these aren't contiguous
744 */
745 #define EU_PERF_CNTL0 _MMIO(0xe458)
746 #define EU_PERF_CNTL1 _MMIO(0xe558)
747 #define EU_PERF_CNTL2 _MMIO(0xe658)
748 #define EU_PERF_CNTL3 _MMIO(0xe758)
749 #define EU_PERF_CNTL4 _MMIO(0xe45c)
750 #define EU_PERF_CNTL5 _MMIO(0xe55c)
751 #define EU_PERF_CNTL6 _MMIO(0xe65c)
752
753 /*
754 * OA Boolean state
755 */
756
757 #define OASTARTTRIG1 _MMIO(0x2710)
758 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
759 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff
760
761 #define OASTARTTRIG2 _MMIO(0x2714)
762 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
763 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
764 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
765 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
766 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
767 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
768 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
769 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
770 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
771 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
772 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
773 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
774 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
775 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
776 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
777 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
778 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
779 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
780 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
781 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
782 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
783 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
784 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
785 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
786 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
787 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
788 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
789 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
790 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
791
792 #define OASTARTTRIG3 _MMIO(0x2718)
793 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf
794 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
795 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
796 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
797 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
798 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
799 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
800 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
801 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
802
803 #define OASTARTTRIG4 _MMIO(0x271c)
804 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf
805 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
806 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
807 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
808 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
809 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
810 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
811 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
812 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
813
814 #define OASTARTTRIG5 _MMIO(0x2720)
815 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
816 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff
817
818 #define OASTARTTRIG6 _MMIO(0x2724)
819 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
820 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
821 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
822 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
823 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
824 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
825 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
826 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
827 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
828 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
829 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
830 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
831 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
832 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
833 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
834 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
835 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
836 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
837 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
838 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
839 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
840 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
841 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
842 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
843 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
844 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
845 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
846 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
847 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
848
849 #define OASTARTTRIG7 _MMIO(0x2728)
850 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf
851 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
852 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
853 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
854 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
855 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
856 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
857 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
858 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
859
860 #define OASTARTTRIG8 _MMIO(0x272c)
861 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf
862 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
863 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
864 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
865 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
866 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
867 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
868 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
869 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
870
871 #define OAREPORTTRIG1 _MMIO(0x2740)
872 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
873 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
874
875 #define OAREPORTTRIG2 _MMIO(0x2744)
876 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
877 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
878 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
879 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
880 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
881 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
882 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
883 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
884 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
885 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
886 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
887 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
888 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
889 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
890 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
891 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
892 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
893 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
894 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
895 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
896 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
897 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
898 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
899 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
900 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
901
902 #define OAREPORTTRIG3 _MMIO(0x2748)
903 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
904 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
905 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
906 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
907 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
908 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
909 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
910 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
911 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
912
913 #define OAREPORTTRIG4 _MMIO(0x274c)
914 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
915 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
916 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
917 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
918 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
919 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
920 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
921 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
922 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
923
924 #define OAREPORTTRIG5 _MMIO(0x2750)
925 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
926 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
927
928 #define OAREPORTTRIG6 _MMIO(0x2754)
929 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
930 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
931 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
932 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
933 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
934 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
935 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
936 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
937 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
938 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
939 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
940 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
941 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
942 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
943 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
944 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
945 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
946 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
947 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
948 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
949 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
950 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
951 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
952 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
953 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
954
955 #define OAREPORTTRIG7 _MMIO(0x2758)
956 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
957 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
958 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
959 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
960 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
961 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
962 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
963 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
964 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
965
966 #define OAREPORTTRIG8 _MMIO(0x275c)
967 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
968 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
969 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
970 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
971 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
972 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
973 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
974 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
975 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
976
977 /* Same layout as OASTARTTRIGX */
978 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
979 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
980 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
981 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
982 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
983 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
984 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
985 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
986
987 /* Same layout as OAREPORTTRIGX */
988 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
989 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
990 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
991 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
992 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
993 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
994 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
995 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
996
997 /* CECX_0 */
998 #define OACEC_COMPARE_LESS_OR_EQUAL 6
999 #define OACEC_COMPARE_NOT_EQUAL 5
1000 #define OACEC_COMPARE_LESS_THAN 4
1001 #define OACEC_COMPARE_GREATER_OR_EQUAL 3
1002 #define OACEC_COMPARE_EQUAL 2
1003 #define OACEC_COMPARE_GREATER_THAN 1
1004 #define OACEC_COMPARE_ANY_EQUAL 0
1005
1006 #define OACEC_COMPARE_VALUE_MASK 0xffff
1007 #define OACEC_COMPARE_VALUE_SHIFT 3
1008
1009 #define OACEC_SELECT_NOA (0 << 19)
1010 #define OACEC_SELECT_PREV (1 << 19)
1011 #define OACEC_SELECT_BOOLEAN (2 << 19)
1012
1013 /* 11-bit array 0: pass-through, 1: negated */
1014 #define GEN12_OASCEC_NEGATE_MASK 0x7ff
1015 #define GEN12_OASCEC_NEGATE_SHIFT 21
1016
1017 /* CECX_1 */
1018 #define OACEC_MASK_MASK 0xffff
1019 #define OACEC_CONSIDERATIONS_MASK 0xffff
1020 #define OACEC_CONSIDERATIONS_SHIFT 16
1021
1022 #define OACEC0_0 _MMIO(0x2770)
1023 #define OACEC0_1 _MMIO(0x2774)
1024 #define OACEC1_0 _MMIO(0x2778)
1025 #define OACEC1_1 _MMIO(0x277c)
1026 #define OACEC2_0 _MMIO(0x2780)
1027 #define OACEC2_1 _MMIO(0x2784)
1028 #define OACEC3_0 _MMIO(0x2788)
1029 #define OACEC3_1 _MMIO(0x278c)
1030 #define OACEC4_0 _MMIO(0x2790)
1031 #define OACEC4_1 _MMIO(0x2794)
1032 #define OACEC5_0 _MMIO(0x2798)
1033 #define OACEC5_1 _MMIO(0x279c)
1034 #define OACEC6_0 _MMIO(0x27a0)
1035 #define OACEC6_1 _MMIO(0x27a4)
1036 #define OACEC7_0 _MMIO(0x27a8)
1037 #define OACEC7_1 _MMIO(0x27ac)
1038
1039 /* Same layout as CECX_Y */
1040 #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1041 #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1042 #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1043 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1044 #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1045 #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1046 #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1047 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1048 #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1049 #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1050 #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1051 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1052 #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1053 #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1054 #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1055 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1056
1057 /* Same layout as CECX_Y + negate 11-bit array */
1058 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1059 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1060 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1061 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1062 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1063 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1064 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1065 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1066 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1067 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1068 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1069 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1070 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1071 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1072 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1073 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1074
1075 /* OA perf counters */
1076 #define OA_PERFCNT1_LO _MMIO(0x91B8)
1077 #define OA_PERFCNT1_HI _MMIO(0x91BC)
1078 #define OA_PERFCNT2_LO _MMIO(0x91C0)
1079 #define OA_PERFCNT2_HI _MMIO(0x91C4)
1080 #define OA_PERFCNT3_LO _MMIO(0x91C8)
1081 #define OA_PERFCNT3_HI _MMIO(0x91CC)
1082 #define OA_PERFCNT4_LO _MMIO(0x91D8)
1083 #define OA_PERFCNT4_HI _MMIO(0x91DC)
1084
1085 #define OA_PERFMATRIX_LO _MMIO(0x91C8)
1086 #define OA_PERFMATRIX_HI _MMIO(0x91CC)
1087
1088 /* RPM unit config (Gen8+) */
1089 #define RPM_CONFIG0 _MMIO(0x0D00)
1090 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1091 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1092 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1093 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1094 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1095 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1096 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1097 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1098 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1099 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
1100 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1101 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1102
1103 #define RPM_CONFIG1 _MMIO(0x0D04)
1104 #define GEN10_GT_NOA_ENABLE (1 << 9)
1105
1106 /* GPM unit config (Gen9+) */
1107 #define CTC_MODE _MMIO(0xA26C)
1108 #define CTC_SOURCE_PARAMETER_MASK 1
1109 #define CTC_SOURCE_CRYSTAL_CLOCK 0
1110 #define CTC_SOURCE_DIVIDE_LOGIC 1
1111 #define CTC_SHIFT_PARAMETER_SHIFT 1
1112 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1113
1114 /* RCP unit config (Gen8+) */
1115 #define RCP_CONFIG _MMIO(0x0D08)
1116
1117 /* NOA (HSW) */
1118 #define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1119 #define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1120 #define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1121 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1122 #define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1123 #define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1124 #define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1125 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1126 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1127 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1128
1129 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1130
1131 /* NOA (Gen8+) */
1132 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1133
1134 #define MICRO_BP0_0 _MMIO(0x9800)
1135 #define MICRO_BP0_2 _MMIO(0x9804)
1136 #define MICRO_BP0_1 _MMIO(0x9808)
1137
1138 #define MICRO_BP1_0 _MMIO(0x980C)
1139 #define MICRO_BP1_2 _MMIO(0x9810)
1140 #define MICRO_BP1_1 _MMIO(0x9814)
1141
1142 #define MICRO_BP2_0 _MMIO(0x9818)
1143 #define MICRO_BP2_2 _MMIO(0x981C)
1144 #define MICRO_BP2_1 _MMIO(0x9820)
1145
1146 #define MICRO_BP3_0 _MMIO(0x9824)
1147 #define MICRO_BP3_2 _MMIO(0x9828)
1148 #define MICRO_BP3_1 _MMIO(0x982C)
1149
1150 #define MICRO_BP_TRIGGER _MMIO(0x9830)
1151 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1152 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1153 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1154
1155 #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1156 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1157 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1158
1159 #define GDT_CHICKEN_BITS _MMIO(0x9840)
1160 #define GT_NOA_ENABLE 0x00000080
1161
1162 #define NOA_DATA _MMIO(0x986C)
1163 #define NOA_WRITE _MMIO(0x9888)
1164 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
1165
1166 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1167 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
1168 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
1169
1170 /*
1171 * Reset registers
1172 */
1173 #define DEBUG_RESET_I830 _MMIO(0x6070)
1174 #define DEBUG_RESET_FULL (1 << 7)
1175 #define DEBUG_RESET_RENDER (1 << 8)
1176 #define DEBUG_RESET_DISPLAY (1 << 9)
1177
1178 /*
1179 * IOSF sideband
1180 */
1181 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
1182 #define IOSF_DEVFN_SHIFT 24
1183 #define IOSF_OPCODE_SHIFT 16
1184 #define IOSF_PORT_SHIFT 8
1185 #define IOSF_BYTE_ENABLES_SHIFT 4
1186 #define IOSF_BAR_SHIFT 1
1187 #define IOSF_SB_BUSY (1 << 0)
1188 #define IOSF_PORT_BUNIT 0x03
1189 #define IOSF_PORT_PUNIT 0x04
1190 #define IOSF_PORT_NC 0x11
1191 #define IOSF_PORT_DPIO 0x12
1192 #define IOSF_PORT_GPIO_NC 0x13
1193 #define IOSF_PORT_CCK 0x14
1194 #define IOSF_PORT_DPIO_2 0x1a
1195 #define IOSF_PORT_FLISDSI 0x1b
1196 #define IOSF_PORT_GPIO_SC 0x48
1197 #define IOSF_PORT_GPIO_SUS 0xa8
1198 #define IOSF_PORT_CCU 0xa9
1199 #define CHV_IOSF_PORT_GPIO_N 0x13
1200 #define CHV_IOSF_PORT_GPIO_SE 0x48
1201 #define CHV_IOSF_PORT_GPIO_E 0xa8
1202 #define CHV_IOSF_PORT_GPIO_SW 0xb2
1203 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1204 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
1205
1206 /* See configdb bunit SB addr map */
1207 #define BUNIT_REG_BISOC 0x11
1208
1209 /* PUNIT_REG_*SSPM0 */
1210 #define _SSPM0_SSC(val) ((val) << 0)
1211 #define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1212 #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1213 #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1214 #define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1215 #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1216 #define _SSPM0_SSS(val) ((val) << 24)
1217 #define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1218 #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1219 #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1220 #define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1221 #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1222
1223 /* PUNIT_REG_*SSPM1 */
1224 #define SSPM1_FREQSTAT_SHIFT 24
1225 #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1226 #define SSPM1_FREQGUAR_SHIFT 8
1227 #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1228 #define SSPM1_FREQ_SHIFT 0
1229 #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1230
1231 #define PUNIT_REG_VEDSSPM0 0x32
1232 #define PUNIT_REG_VEDSSPM1 0x33
1233
1234 #define PUNIT_REG_DSPSSPM 0x36
1235 #define DSPFREQSTAT_SHIFT_CHV 24
1236 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1237 #define DSPFREQGUAR_SHIFT_CHV 8
1238 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
1239 #define DSPFREQSTAT_SHIFT 30
1240 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1241 #define DSPFREQGUAR_SHIFT 14
1242 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
1243 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1244 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1245 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
1246 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1247 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1248 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1249 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1250 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1251 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1252 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1253 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1254 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1255 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1256 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1257 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
1258
1259 #define PUNIT_REG_ISPSSPM0 0x39
1260 #define PUNIT_REG_ISPSSPM1 0x3a
1261
1262 #define PUNIT_REG_PWRGT_CTRL 0x60
1263 #define PUNIT_REG_PWRGT_STATUS 0x61
1264 #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1265 #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1266 #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1267 #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1268 #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1269
1270 #define PUNIT_PWGT_IDX_RENDER 0
1271 #define PUNIT_PWGT_IDX_MEDIA 1
1272 #define PUNIT_PWGT_IDX_DISP2D 3
1273 #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1274 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1275 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1276 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1277 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1278 #define PUNIT_PWGT_IDX_DPIO_RX0 10
1279 #define PUNIT_PWGT_IDX_DPIO_RX1 11
1280 #define PUNIT_PWGT_IDX_DPIO_CMN_D 12
1281
1282 #define PUNIT_REG_GPU_LFM 0xd3
1283 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
1284 #define PUNIT_REG_GPU_FREQ_STS 0xd8
1285 #define GPLLENABLE (1 << 4)
1286 #define GENFREQSTATUS (1 << 0)
1287 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
1288 #define PUNIT_REG_CZ_TIMESTAMP 0xce
1289
1290 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1291 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1292
1293 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1294 #define FB_GFX_FREQ_FUSE_MASK 0xff
1295 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1296 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1297 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1298
1299 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1300 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1301
1302 #define PUNIT_REG_DDR_SETUP2 0x139
1303 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1304 #define FORCE_DDR_LOW_FREQ (1 << 1)
1305 #define FORCE_DDR_HIGH_FREQ (1 << 0)
1306
1307 #define PUNIT_GPU_STATUS_REG 0xdb
1308 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1309 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1310 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1311 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1312
1313 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1314 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1315 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1316
1317 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1318 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1319 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1320 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1321 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1322 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1323 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1324 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1325 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1326 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1327
1328 #define VLV_TURBO_SOC_OVERRIDE 0x04
1329 #define VLV_OVERRIDE_EN 1
1330 #define VLV_SOC_TDP_EN (1 << 1)
1331 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1332 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1333
1334 /* vlv2 north clock has */
1335 #define CCK_FUSE_REG 0x8
1336 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
1337 #define CCK_REG_DSI_PLL_FUSE 0x44
1338 #define CCK_REG_DSI_PLL_CONTROL 0x48
1339 #define DSI_PLL_VCO_EN (1 << 31)
1340 #define DSI_PLL_LDO_GATE (1 << 30)
1341 #define DSI_PLL_P1_POST_DIV_SHIFT 17
1342 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1343 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1344 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1345 #define DSI_PLL_MUX_MASK (3 << 9)
1346 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1347 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1348 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1349 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1350 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1351 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1352 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1353 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1354 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1355 #define DSI_PLL_LOCK (1 << 0)
1356 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
1357 #define DSI_PLL_LFSR (1 << 31)
1358 #define DSI_PLL_FRACTION_EN (1 << 30)
1359 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
1360 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1361 #define DSI_PLL_USYNC_CNT_SHIFT 18
1362 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1363 #define DSI_PLL_N1_DIV_SHIFT 16
1364 #define DSI_PLL_N1_DIV_MASK (3 << 16)
1365 #define DSI_PLL_M1_DIV_SHIFT 0
1366 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
1367 #define CCK_CZ_CLOCK_CONTROL 0x62
1368 #define CCK_GPLL_CLOCK_CONTROL 0x67
1369 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
1370 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
1371 #define CCK_TRUNK_FORCE_ON (1 << 17)
1372 #define CCK_TRUNK_FORCE_OFF (1 << 16)
1373 #define CCK_FREQUENCY_STATUS (0x1f << 8)
1374 #define CCK_FREQUENCY_STATUS_SHIFT 8
1375 #define CCK_FREQUENCY_VALUES (0x1f << 0)
1376
1377 /* DPIO registers */
1378 #define DPIO_DEVFN 0
1379
1380 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
1381 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1382 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1383 #define DPIO_SFR_BYPASS (1 << 1)
1384 #define DPIO_CMNRST (1 << 0)
1385
1386 #define DPIO_PHY(pipe) ((pipe) >> 1)
1387 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1388
1389 /*
1390 * Per pipe/PLL DPIO regs
1391 */
1392 #define _VLV_PLL_DW3_CH0 0x800c
1393 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
1394 #define DPIO_POST_DIV_DAC 0
1395 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1396 #define DPIO_POST_DIV_LVDS1 2
1397 #define DPIO_POST_DIV_LVDS2 3
1398 #define DPIO_K_SHIFT (24) /* 4 bits */
1399 #define DPIO_P1_SHIFT (21) /* 3 bits */
1400 #define DPIO_P2_SHIFT (16) /* 5 bits */
1401 #define DPIO_N_SHIFT (12) /* 4 bits */
1402 #define DPIO_ENABLE_CALIBRATION (1 << 11)
1403 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1404 #define DPIO_M2DIV_MASK 0xff
1405 #define _VLV_PLL_DW3_CH1 0x802c
1406 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1407
1408 #define _VLV_PLL_DW5_CH0 0x8014
1409 #define DPIO_REFSEL_OVERRIDE 27
1410 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1411 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1412 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
1413 #define DPIO_PLL_REFCLK_SEL_MASK 3
1414 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1415 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
1416 #define _VLV_PLL_DW5_CH1 0x8034
1417 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1418
1419 #define _VLV_PLL_DW7_CH0 0x801c
1420 #define _VLV_PLL_DW7_CH1 0x803c
1421 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1422
1423 #define _VLV_PLL_DW8_CH0 0x8040
1424 #define _VLV_PLL_DW8_CH1 0x8060
1425 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1426
1427 #define VLV_PLL_DW9_BCAST 0xc044
1428 #define _VLV_PLL_DW9_CH0 0x8044
1429 #define _VLV_PLL_DW9_CH1 0x8064
1430 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1431
1432 #define _VLV_PLL_DW10_CH0 0x8048
1433 #define _VLV_PLL_DW10_CH1 0x8068
1434 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1435
1436 #define _VLV_PLL_DW11_CH0 0x804c
1437 #define _VLV_PLL_DW11_CH1 0x806c
1438 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1439
1440 /* Spec for ref block start counts at DW10 */
1441 #define VLV_REF_DW13 0x80ac
1442
1443 #define VLV_CMN_DW0 0x8100
1444
1445 /*
1446 * Per DDI channel DPIO regs
1447 */
1448
1449 #define _VLV_PCS_DW0_CH0 0x8200
1450 #define _VLV_PCS_DW0_CH1 0x8400
1451 #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1452 #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1453 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1454 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1455 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1456
1457 #define _VLV_PCS01_DW0_CH0 0x200
1458 #define _VLV_PCS23_DW0_CH0 0x400
1459 #define _VLV_PCS01_DW0_CH1 0x2600
1460 #define _VLV_PCS23_DW0_CH1 0x2800
1461 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1462 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1463
1464 #define _VLV_PCS_DW1_CH0 0x8204
1465 #define _VLV_PCS_DW1_CH1 0x8404
1466 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1467 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1468 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1469 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1470 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
1471 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1472
1473 #define _VLV_PCS01_DW1_CH0 0x204
1474 #define _VLV_PCS23_DW1_CH0 0x404
1475 #define _VLV_PCS01_DW1_CH1 0x2604
1476 #define _VLV_PCS23_DW1_CH1 0x2804
1477 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1478 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1479
1480 #define _VLV_PCS_DW8_CH0 0x8220
1481 #define _VLV_PCS_DW8_CH1 0x8420
1482 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1483 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1484 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1485
1486 #define _VLV_PCS01_DW8_CH0 0x0220
1487 #define _VLV_PCS23_DW8_CH0 0x0420
1488 #define _VLV_PCS01_DW8_CH1 0x2620
1489 #define _VLV_PCS23_DW8_CH1 0x2820
1490 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1491 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1492
1493 #define _VLV_PCS_DW9_CH0 0x8224
1494 #define _VLV_PCS_DW9_CH1 0x8424
1495 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1496 #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1497 #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1498 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1499 #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1500 #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
1501 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1502
1503 #define _VLV_PCS01_DW9_CH0 0x224
1504 #define _VLV_PCS23_DW9_CH0 0x424
1505 #define _VLV_PCS01_DW9_CH1 0x2624
1506 #define _VLV_PCS23_DW9_CH1 0x2824
1507 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1508 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1509
1510 #define _CHV_PCS_DW10_CH0 0x8228
1511 #define _CHV_PCS_DW10_CH1 0x8428
1512 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1513 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1514 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1515 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1516 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1517 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1518 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1519 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
1520 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1521
1522 #define _VLV_PCS01_DW10_CH0 0x0228
1523 #define _VLV_PCS23_DW10_CH0 0x0428
1524 #define _VLV_PCS01_DW10_CH1 0x2628
1525 #define _VLV_PCS23_DW10_CH1 0x2828
1526 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1527 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1528
1529 #define _VLV_PCS_DW11_CH0 0x822c
1530 #define _VLV_PCS_DW11_CH1 0x842c
1531 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1532 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1533 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1534 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
1535 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1536
1537 #define _VLV_PCS01_DW11_CH0 0x022c
1538 #define _VLV_PCS23_DW11_CH0 0x042c
1539 #define _VLV_PCS01_DW11_CH1 0x262c
1540 #define _VLV_PCS23_DW11_CH1 0x282c
1541 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1542 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1543
1544 #define _VLV_PCS01_DW12_CH0 0x0230
1545 #define _VLV_PCS23_DW12_CH0 0x0430
1546 #define _VLV_PCS01_DW12_CH1 0x2630
1547 #define _VLV_PCS23_DW12_CH1 0x2830
1548 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1549 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1550
1551 #define _VLV_PCS_DW12_CH0 0x8230
1552 #define _VLV_PCS_DW12_CH1 0x8430
1553 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1554 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1555 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1556 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1557 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
1558 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1559
1560 #define _VLV_PCS_DW14_CH0 0x8238
1561 #define _VLV_PCS_DW14_CH1 0x8438
1562 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1563
1564 #define _VLV_PCS_DW23_CH0 0x825c
1565 #define _VLV_PCS_DW23_CH1 0x845c
1566 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1567
1568 #define _VLV_TX_DW2_CH0 0x8288
1569 #define _VLV_TX_DW2_CH1 0x8488
1570 #define DPIO_SWING_MARGIN000_SHIFT 16
1571 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1572 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1573 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1574
1575 #define _VLV_TX_DW3_CH0 0x828c
1576 #define _VLV_TX_DW3_CH1 0x848c
1577 /* The following bit for CHV phy */
1578 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1579 #define DPIO_SWING_MARGIN101_SHIFT 16
1580 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1581 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1582
1583 #define _VLV_TX_DW4_CH0 0x8290
1584 #define _VLV_TX_DW4_CH1 0x8490
1585 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1586 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1587 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1588 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1589 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1590
1591 #define _VLV_TX3_DW4_CH0 0x690
1592 #define _VLV_TX3_DW4_CH1 0x2a90
1593 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1594
1595 #define _VLV_TX_DW5_CH0 0x8294
1596 #define _VLV_TX_DW5_CH1 0x8494
1597 #define DPIO_TX_OCALINIT_EN (1 << 31)
1598 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1599
1600 #define _VLV_TX_DW11_CH0 0x82ac
1601 #define _VLV_TX_DW11_CH1 0x84ac
1602 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1603
1604 #define _VLV_TX_DW14_CH0 0x82b8
1605 #define _VLV_TX_DW14_CH1 0x84b8
1606 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1607
1608 /* CHV dpPhy registers */
1609 #define _CHV_PLL_DW0_CH0 0x8000
1610 #define _CHV_PLL_DW0_CH1 0x8180
1611 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1612
1613 #define _CHV_PLL_DW1_CH0 0x8004
1614 #define _CHV_PLL_DW1_CH1 0x8184
1615 #define DPIO_CHV_N_DIV_SHIFT 8
1616 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1617 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1618
1619 #define _CHV_PLL_DW2_CH0 0x8008
1620 #define _CHV_PLL_DW2_CH1 0x8188
1621 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1622
1623 #define _CHV_PLL_DW3_CH0 0x800c
1624 #define _CHV_PLL_DW3_CH1 0x818c
1625 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1626 #define DPIO_CHV_FIRST_MOD (0 << 8)
1627 #define DPIO_CHV_SECOND_MOD (1 << 8)
1628 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1629 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1630 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1631
1632 #define _CHV_PLL_DW6_CH0 0x8018
1633 #define _CHV_PLL_DW6_CH1 0x8198
1634 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1635 #define DPIO_CHV_INT_COEFF_SHIFT 8
1636 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1637 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1638
1639 #define _CHV_PLL_DW8_CH0 0x8020
1640 #define _CHV_PLL_DW8_CH1 0x81A0
1641 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1642 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1643 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1644
1645 #define _CHV_PLL_DW9_CH0 0x8024
1646 #define _CHV_PLL_DW9_CH1 0x81A4
1647 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1648 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1649 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1650 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1651
1652 #define _CHV_CMN_DW0_CH0 0x8100
1653 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1654 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1655 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1656 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1657
1658 #define _CHV_CMN_DW5_CH0 0x8114
1659 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1660 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1661 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1662 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1663 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1664 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1665 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1666 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1667
1668 #define _CHV_CMN_DW13_CH0 0x8134
1669 #define _CHV_CMN_DW0_CH1 0x8080
1670 #define DPIO_CHV_S1_DIV_SHIFT 21
1671 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1672 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1673 #define DPIO_CHV_K_DIV_SHIFT 4
1674 #define DPIO_PLL_FREQLOCK (1 << 1)
1675 #define DPIO_PLL_LOCK (1 << 0)
1676 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1677
1678 #define _CHV_CMN_DW14_CH0 0x8138
1679 #define _CHV_CMN_DW1_CH1 0x8084
1680 #define DPIO_AFC_RECAL (1 << 14)
1681 #define DPIO_DCLKP_EN (1 << 13)
1682 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1683 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1684 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1685 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1686 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1687 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1688 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1689 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1690 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1691
1692 #define _CHV_CMN_DW19_CH0 0x814c
1693 #define _CHV_CMN_DW6_CH1 0x8098
1694 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1695 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1696 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1697 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1698
1699 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1700
1701 #define CHV_CMN_DW28 0x8170
1702 #define DPIO_CL1POWERDOWNEN (1 << 23)
1703 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1704 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1705 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1706 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1707 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1708
1709 #define CHV_CMN_DW30 0x8178
1710 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1711 #define DPIO_LRC_BYPASS (1 << 3)
1712
1713 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1714 (lane) * 0x200 + (offset))
1715
1716 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1717 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1718 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1719 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1720 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1721 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1722 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1723 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1724 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1725 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1726 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1727 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1728 #define DPIO_FRC_LATENCY_SHFIT 8
1729 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1730 #define DPIO_UPAR_SHIFT 30
1731
1732 /* BXT PHY registers */
1733 #define _BXT_PHY0_BASE 0x6C000
1734 #define _BXT_PHY1_BASE 0x162000
1735 #define _BXT_PHY2_BASE 0x163000
1736 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1737 _BXT_PHY1_BASE, \
1738 _BXT_PHY2_BASE)
1739
1740 #define _BXT_PHY(phy, reg) \
1741 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1742
1743 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1744 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1745 (reg_ch1) - _BXT_PHY0_BASE))
1746 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1747 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1748
1749 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1750 #define MIPIO_RST_CTRL (1 << 2)
1751
1752 #define _BXT_PHY_CTL_DDI_A 0x64C00
1753 #define _BXT_PHY_CTL_DDI_B 0x64C10
1754 #define _BXT_PHY_CTL_DDI_C 0x64C20
1755 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1756 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1757 #define BXT_PHY_LANE_ENABLED (1 << 8)
1758 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1759 _BXT_PHY_CTL_DDI_B)
1760
1761 #define _PHY_CTL_FAMILY_EDP 0x64C80
1762 #define _PHY_CTL_FAMILY_DDI 0x64C90
1763 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
1764 #define COMMON_RESET_DIS (1 << 31)
1765 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1766 _PHY_CTL_FAMILY_EDP, \
1767 _PHY_CTL_FAMILY_DDI_C)
1768
1769 /* BXT PHY PLL registers */
1770 #define _PORT_PLL_A 0x46074
1771 #define _PORT_PLL_B 0x46078
1772 #define _PORT_PLL_C 0x4607c
1773 #define PORT_PLL_ENABLE (1 << 31)
1774 #define PORT_PLL_LOCK (1 << 30)
1775 #define PORT_PLL_REF_SEL (1 << 27)
1776 #define PORT_PLL_POWER_ENABLE (1 << 26)
1777 #define PORT_PLL_POWER_STATE (1 << 25)
1778 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1779
1780 #define _PORT_PLL_EBB_0_A 0x162034
1781 #define _PORT_PLL_EBB_0_B 0x6C034
1782 #define _PORT_PLL_EBB_0_C 0x6C340
1783 #define PORT_PLL_P1_SHIFT 13
1784 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1785 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1786 #define PORT_PLL_P2_SHIFT 8
1787 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1788 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1789 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1790 _PORT_PLL_EBB_0_B, \
1791 _PORT_PLL_EBB_0_C)
1792
1793 #define _PORT_PLL_EBB_4_A 0x162038
1794 #define _PORT_PLL_EBB_4_B 0x6C038
1795 #define _PORT_PLL_EBB_4_C 0x6C344
1796 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1797 #define PORT_PLL_RECALIBRATE (1 << 14)
1798 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1799 _PORT_PLL_EBB_4_B, \
1800 _PORT_PLL_EBB_4_C)
1801
1802 #define _PORT_PLL_0_A 0x162100
1803 #define _PORT_PLL_0_B 0x6C100
1804 #define _PORT_PLL_0_C 0x6C380
1805 /* PORT_PLL_0_A */
1806 #define PORT_PLL_M2_MASK 0xFF
1807 /* PORT_PLL_1_A */
1808 #define PORT_PLL_N_SHIFT 8
1809 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1810 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1811 /* PORT_PLL_2_A */
1812 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1813 /* PORT_PLL_3_A */
1814 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1815 /* PORT_PLL_6_A */
1816 #define PORT_PLL_PROP_COEFF_MASK 0xF
1817 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1818 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1819 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1820 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1821 /* PORT_PLL_8_A */
1822 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1823 /* PORT_PLL_9_A */
1824 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1825 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1826 /* PORT_PLL_10_A */
1827 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
1828 #define PORT_PLL_DCO_AMP_DEFAULT 15
1829 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1830 #define PORT_PLL_DCO_AMP(x) ((x) << 10)
1831 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1832 _PORT_PLL_0_B, \
1833 _PORT_PLL_0_C)
1834 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1835 (idx) * 4)
1836
1837 /* BXT PHY common lane registers */
1838 #define _PORT_CL1CM_DW0_A 0x162000
1839 #define _PORT_CL1CM_DW0_BC 0x6C000
1840 #define PHY_POWER_GOOD (1 << 16)
1841 #define PHY_RESERVED (1 << 7)
1842 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1843
1844 #define _PORT_CL1CM_DW9_A 0x162024
1845 #define _PORT_CL1CM_DW9_BC 0x6C024
1846 #define IREF0RC_OFFSET_SHIFT 8
1847 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1848 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1849
1850 #define _PORT_CL1CM_DW10_A 0x162028
1851 #define _PORT_CL1CM_DW10_BC 0x6C028
1852 #define IREF1RC_OFFSET_SHIFT 8
1853 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1854 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1855
1856 #define _PORT_CL1CM_DW28_A 0x162070
1857 #define _PORT_CL1CM_DW28_BC 0x6C070
1858 #define OCL1_POWER_DOWN_EN (1 << 23)
1859 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1860 #define SUS_CLK_CONFIG 0x3
1861 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1862
1863 #define _PORT_CL1CM_DW30_A 0x162078
1864 #define _PORT_CL1CM_DW30_BC 0x6C078
1865 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1866 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1867
1868 /*
1869 * CNL/ICL Port/COMBO-PHY Registers
1870 */
1871 #define _ICL_COMBOPHY_A 0x162000
1872 #define _ICL_COMBOPHY_B 0x6C000
1873 #define _EHL_COMBOPHY_C 0x160000
1874 #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
1875 _ICL_COMBOPHY_B, \
1876 _EHL_COMBOPHY_C)
1877
1878 /* CNL/ICL Port CL_DW registers */
1879 #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1880 4 * (dw))
1881
1882 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1883 #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
1884 #define CL_POWER_DOWN_ENABLE (1 << 4)
1885 #define SUS_CLOCK_CONFIG (3 << 0)
1886
1887 #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
1888 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1889 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1890 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1891 #define PWR_UP_ALL_LANES (0x0 << 4)
1892 #define PWR_DOWN_LN_3_2_1 (0xe << 4)
1893 #define PWR_DOWN_LN_3_2 (0xc << 4)
1894 #define PWR_DOWN_LN_3 (0x8 << 4)
1895 #define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1896 #define PWR_DOWN_LN_1_0 (0x3 << 4)
1897 #define PWR_DOWN_LN_3_1 (0xa << 4)
1898 #define PWR_DOWN_LN_3_1_0 (0xb << 4)
1899 #define PWR_DOWN_LN_MASK (0xf << 4)
1900 #define PWR_DOWN_LN_SHIFT 4
1901
1902 #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
1903 #define ICL_LANE_ENABLE_AUX (1 << 0)
1904
1905 /* CNL/ICL Port COMP_DW registers */
1906 #define _ICL_PORT_COMP 0x100
1907 #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1908 _ICL_PORT_COMP + 4 * (dw))
1909
1910 #define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1911 #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
1912 #define COMP_INIT (1 << 31)
1913
1914 #define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1915 #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
1916
1917 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1918 #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
1919 #define PROCESS_INFO_DOT_0 (0 << 26)
1920 #define PROCESS_INFO_DOT_1 (1 << 26)
1921 #define PROCESS_INFO_DOT_4 (2 << 26)
1922 #define PROCESS_INFO_MASK (7 << 26)
1923 #define PROCESS_INFO_SHIFT 26
1924 #define VOLTAGE_INFO_0_85V (0 << 24)
1925 #define VOLTAGE_INFO_0_95V (1 << 24)
1926 #define VOLTAGE_INFO_1_05V (2 << 24)
1927 #define VOLTAGE_INFO_MASK (3 << 24)
1928 #define VOLTAGE_INFO_SHIFT 24
1929
1930 #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
1931 #define IREFGEN (1 << 24)
1932
1933 #define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1934 #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
1935
1936 #define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1937 #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
1938
1939 /* CNL/ICL Port PCS registers */
1940 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1941 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1942 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1943 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1944 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1945 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1946 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1947 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1948 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1949 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1950 #define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
1951 _CNL_PORT_PCS_DW1_GRP_AE, \
1952 _CNL_PORT_PCS_DW1_GRP_B, \
1953 _CNL_PORT_PCS_DW1_GRP_C, \
1954 _CNL_PORT_PCS_DW1_GRP_D, \
1955 _CNL_PORT_PCS_DW1_GRP_AE, \
1956 _CNL_PORT_PCS_DW1_GRP_F))
1957 #define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
1958 _CNL_PORT_PCS_DW1_LN0_AE, \
1959 _CNL_PORT_PCS_DW1_LN0_B, \
1960 _CNL_PORT_PCS_DW1_LN0_C, \
1961 _CNL_PORT_PCS_DW1_LN0_D, \
1962 _CNL_PORT_PCS_DW1_LN0_AE, \
1963 _CNL_PORT_PCS_DW1_LN0_F))
1964
1965 #define _ICL_PORT_PCS_AUX 0x300
1966 #define _ICL_PORT_PCS_GRP 0x600
1967 #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1968 #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1969 _ICL_PORT_PCS_AUX + 4 * (dw))
1970 #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
1971 _ICL_PORT_PCS_GRP + 4 * (dw))
1972 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1973 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1974 #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1975 #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1976 #define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
1977 #define COMMON_KEEPER_EN (1 << 26)
1978 #define LATENCY_OPTIM_MASK (0x3 << 2)
1979 #define LATENCY_OPTIM_VAL(x) ((x) << 2)
1980
1981 /* CNL/ICL Port TX registers */
1982 #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1983 #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1984 #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1985 #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1986 #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1987 #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1988 #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1989 #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1990 #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1991 #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1992 #define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
1993 _CNL_PORT_TX_AE_GRP_OFFSET, \
1994 _CNL_PORT_TX_B_GRP_OFFSET, \
1995 _CNL_PORT_TX_B_GRP_OFFSET, \
1996 _CNL_PORT_TX_D_GRP_OFFSET, \
1997 _CNL_PORT_TX_AE_GRP_OFFSET, \
1998 _CNL_PORT_TX_F_GRP_OFFSET) + \
1999 4 * (dw))
2000 #define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
2001 _CNL_PORT_TX_AE_LN0_OFFSET, \
2002 _CNL_PORT_TX_B_LN0_OFFSET, \
2003 _CNL_PORT_TX_B_LN0_OFFSET, \
2004 _CNL_PORT_TX_D_LN0_OFFSET, \
2005 _CNL_PORT_TX_AE_LN0_OFFSET, \
2006 _CNL_PORT_TX_F_LN0_OFFSET) + \
2007 4 * (dw))
2008
2009 #define _ICL_PORT_TX_AUX 0x380
2010 #define _ICL_PORT_TX_GRP 0x680
2011 #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
2012
2013 #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
2014 _ICL_PORT_TX_AUX + 4 * (dw))
2015 #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
2016 _ICL_PORT_TX_GRP + 4 * (dw))
2017 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
2018 _ICL_PORT_TX_LN(ln) + 4 * (dw))
2019
2020 #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
2021 #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
2022 #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
2023 #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
2024 #define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
2025 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
2026 #define SWING_SEL_UPPER_MASK (1 << 15)
2027 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
2028 #define SWING_SEL_LOWER_MASK (0x7 << 11)
2029 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
2030 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
2031 #define RCOMP_SCALAR(x) ((x) << 0)
2032 #define RCOMP_SCALAR_MASK (0xFF << 0)
2033
2034 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2035 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
2036 #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
2037 #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
2038 #define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
2039 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
2040 _CNL_PORT_TX_DW4_LN0_AE)))
2041 #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2042 #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2043 #define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2044 #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
2045 #define LOADGEN_SELECT (1 << 31)
2046 #define POST_CURSOR_1(x) ((x) << 12)
2047 #define POST_CURSOR_1_MASK (0x3F << 12)
2048 #define POST_CURSOR_2(x) ((x) << 6)
2049 #define POST_CURSOR_2_MASK (0x3F << 6)
2050 #define CURSOR_COEFF(x) ((x) << 0)
2051 #define CURSOR_COEFF_MASK (0x3F << 0)
2052
2053 #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
2054 #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
2055 #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2056 #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2057 #define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
2058 #define TX_TRAINING_EN (1 << 31)
2059 #define TAP2_DISABLE (1 << 30)
2060 #define TAP3_DISABLE (1 << 29)
2061 #define SCALING_MODE_SEL(x) ((x) << 18)
2062 #define SCALING_MODE_SEL_MASK (0x7 << 18)
2063 #define RTERM_SELECT(x) ((x) << 3)
2064 #define RTERM_SELECT_MASK (0x7 << 3)
2065
2066 #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
2067 #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
2068 #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2069 #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2070 #define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2071 #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
2072 #define N_SCALAR(x) ((x) << 24)
2073 #define N_SCALAR_MASK (0x7F << 24)
2074
2075 #define _ICL_DPHY_CHKN_REG 0x194
2076 #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2077 #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2078
2079 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2080 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2081
2082 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2083 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2084 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2085 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2086 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2087 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2088 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2089 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
2090 #define MG_TX1_LINK_PARAMS(ln, tc_port) \
2091 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2092 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2093 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
2094
2095 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2096 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2097 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2098 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2099 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2100 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2101 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2102 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
2103 #define MG_TX2_LINK_PARAMS(ln, tc_port) \
2104 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2105 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2106 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2107 #define CRI_USE_FS32 (1 << 5)
2108
2109 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2110 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2111 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2112 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2113 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2114 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2115 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2116 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
2117 #define MG_TX1_PISO_READLOAD(ln, tc_port) \
2118 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2119 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2120 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2121
2122 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2123 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2124 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2125 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2126 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2127 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2128 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2129 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
2130 #define MG_TX2_PISO_READLOAD(ln, tc_port) \
2131 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2132 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2133 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2134 #define CRI_CALCINIT (1 << 1)
2135
2136 #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2137 #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2138 #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2139 #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2140 #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2141 #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2142 #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2143 #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2144 #define MG_TX1_SWINGCTRL(ln, tc_port) \
2145 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2146 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2147 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2148
2149 #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2150 #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2151 #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2152 #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2153 #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2154 #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2155 #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2156 #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2157 #define MG_TX2_SWINGCTRL(ln, tc_port) \
2158 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2159 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2160 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2161 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2162 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2163
2164 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2165 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2166 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2167 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2168 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2169 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2170 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2171 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2172 #define MG_TX1_DRVCTRL(ln, tc_port) \
2173 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2174 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2175 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2176
2177 #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2178 #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2179 #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2180 #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2181 #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2182 #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2183 #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2184 #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2185 #define MG_TX2_DRVCTRL(ln, tc_port) \
2186 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2187 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2188 MG_TX_DRVCTRL_TX2LN1_PORT1)
2189 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2190 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2191 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2192 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2193 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2194 #define CRI_LOADGEN_SEL(x) ((x) << 12)
2195 #define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2196
2197 #define MG_CLKHUB_LN0_PORT1 0x16839C
2198 #define MG_CLKHUB_LN1_PORT1 0x16879C
2199 #define MG_CLKHUB_LN0_PORT2 0x16939C
2200 #define MG_CLKHUB_LN1_PORT2 0x16979C
2201 #define MG_CLKHUB_LN0_PORT3 0x16A39C
2202 #define MG_CLKHUB_LN1_PORT3 0x16A79C
2203 #define MG_CLKHUB_LN0_PORT4 0x16B39C
2204 #define MG_CLKHUB_LN1_PORT4 0x16B79C
2205 #define MG_CLKHUB(ln, tc_port) \
2206 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2207 MG_CLKHUB_LN0_PORT2, \
2208 MG_CLKHUB_LN1_PORT1)
2209 #define CFG_LOW_RATE_LKREN_EN (1 << 11)
2210
2211 #define MG_TX_DCC_TX1LN0_PORT1 0x168110
2212 #define MG_TX_DCC_TX1LN1_PORT1 0x168510
2213 #define MG_TX_DCC_TX1LN0_PORT2 0x169110
2214 #define MG_TX_DCC_TX1LN1_PORT2 0x169510
2215 #define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2216 #define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2217 #define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2218 #define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2219 #define MG_TX1_DCC(ln, tc_port) \
2220 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2221 MG_TX_DCC_TX1LN0_PORT2, \
2222 MG_TX_DCC_TX1LN1_PORT1)
2223 #define MG_TX_DCC_TX2LN0_PORT1 0x168090
2224 #define MG_TX_DCC_TX2LN1_PORT1 0x168490
2225 #define MG_TX_DCC_TX2LN0_PORT2 0x169090
2226 #define MG_TX_DCC_TX2LN1_PORT2 0x169490
2227 #define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2228 #define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2229 #define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2230 #define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2231 #define MG_TX2_DCC(ln, tc_port) \
2232 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2233 MG_TX_DCC_TX2LN0_PORT2, \
2234 MG_TX_DCC_TX2LN1_PORT1)
2235 #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2236 #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2237 #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
2238
2239 #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2240 #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2241 #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2242 #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2243 #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2244 #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2245 #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2246 #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2247 #define MG_DP_MODE(ln, tc_port) \
2248 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2249 MG_DP_MODE_LN0_ACU_PORT2, \
2250 MG_DP_MODE_LN1_ACU_PORT1)
2251 #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2252 #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2253
2254 /* The spec defines this only for BXT PHY0, but lets assume that this
2255 * would exist for PHY1 too if it had a second channel.
2256 */
2257 #define _PORT_CL2CM_DW6_A 0x162358
2258 #define _PORT_CL2CM_DW6_BC 0x6C358
2259 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2260 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2261
2262 #define FIA1_BASE 0x163000
2263 #define FIA2_BASE 0x16E000
2264 #define FIA3_BASE 0x16F000
2265 #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2266 #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
2267
2268 /* ICL PHY DFLEX registers */
2269 #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2270 #define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2271 #define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2272 #define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2273 #define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2274 #define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2275 #define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
2276
2277 /* BXT PHY Ref registers */
2278 #define _PORT_REF_DW3_A 0x16218C
2279 #define _PORT_REF_DW3_BC 0x6C18C
2280 #define GRC_DONE (1 << 22)
2281 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
2282
2283 #define _PORT_REF_DW6_A 0x162198
2284 #define _PORT_REF_DW6_BC 0x6C198
2285 #define GRC_CODE_SHIFT 24
2286 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
2287 #define GRC_CODE_FAST_SHIFT 16
2288 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
2289 #define GRC_CODE_SLOW_SHIFT 8
2290 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2291 #define GRC_CODE_NOM_MASK 0xFF
2292 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
2293
2294 #define _PORT_REF_DW8_A 0x1621A0
2295 #define _PORT_REF_DW8_BC 0x6C1A0
2296 #define GRC_DIS (1 << 15)
2297 #define GRC_RDY_OVRD (1 << 1)
2298 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
2299
2300 /* BXT PHY PCS registers */
2301 #define _PORT_PCS_DW10_LN01_A 0x162428
2302 #define _PORT_PCS_DW10_LN01_B 0x6C428
2303 #define _PORT_PCS_DW10_LN01_C 0x6C828
2304 #define _PORT_PCS_DW10_GRP_A 0x162C28
2305 #define _PORT_PCS_DW10_GRP_B 0x6CC28
2306 #define _PORT_PCS_DW10_GRP_C 0x6CE28
2307 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2308 _PORT_PCS_DW10_LN01_B, \
2309 _PORT_PCS_DW10_LN01_C)
2310 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2311 _PORT_PCS_DW10_GRP_B, \
2312 _PORT_PCS_DW10_GRP_C)
2313
2314 #define TX2_SWING_CALC_INIT (1 << 31)
2315 #define TX1_SWING_CALC_INIT (1 << 30)
2316
2317 #define _PORT_PCS_DW12_LN01_A 0x162430
2318 #define _PORT_PCS_DW12_LN01_B 0x6C430
2319 #define _PORT_PCS_DW12_LN01_C 0x6C830
2320 #define _PORT_PCS_DW12_LN23_A 0x162630
2321 #define _PORT_PCS_DW12_LN23_B 0x6C630
2322 #define _PORT_PCS_DW12_LN23_C 0x6CA30
2323 #define _PORT_PCS_DW12_GRP_A 0x162c30
2324 #define _PORT_PCS_DW12_GRP_B 0x6CC30
2325 #define _PORT_PCS_DW12_GRP_C 0x6CE30
2326 #define LANESTAGGER_STRAP_OVRD (1 << 6)
2327 #define LANE_STAGGER_MASK 0x1F
2328 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2329 _PORT_PCS_DW12_LN01_B, \
2330 _PORT_PCS_DW12_LN01_C)
2331 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2332 _PORT_PCS_DW12_LN23_B, \
2333 _PORT_PCS_DW12_LN23_C)
2334 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2335 _PORT_PCS_DW12_GRP_B, \
2336 _PORT_PCS_DW12_GRP_C)
2337
2338 /* BXT PHY TX registers */
2339 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2340 ((lane) & 1) * 0x80)
2341
2342 #define _PORT_TX_DW2_LN0_A 0x162508
2343 #define _PORT_TX_DW2_LN0_B 0x6C508
2344 #define _PORT_TX_DW2_LN0_C 0x6C908
2345 #define _PORT_TX_DW2_GRP_A 0x162D08
2346 #define _PORT_TX_DW2_GRP_B 0x6CD08
2347 #define _PORT_TX_DW2_GRP_C 0x6CF08
2348 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2349 _PORT_TX_DW2_LN0_B, \
2350 _PORT_TX_DW2_LN0_C)
2351 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2352 _PORT_TX_DW2_GRP_B, \
2353 _PORT_TX_DW2_GRP_C)
2354 #define MARGIN_000_SHIFT 16
2355 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2356 #define UNIQ_TRANS_SCALE_SHIFT 8
2357 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2358
2359 #define _PORT_TX_DW3_LN0_A 0x16250C
2360 #define _PORT_TX_DW3_LN0_B 0x6C50C
2361 #define _PORT_TX_DW3_LN0_C 0x6C90C
2362 #define _PORT_TX_DW3_GRP_A 0x162D0C
2363 #define _PORT_TX_DW3_GRP_B 0x6CD0C
2364 #define _PORT_TX_DW3_GRP_C 0x6CF0C
2365 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2366 _PORT_TX_DW3_LN0_B, \
2367 _PORT_TX_DW3_LN0_C)
2368 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2369 _PORT_TX_DW3_GRP_B, \
2370 _PORT_TX_DW3_GRP_C)
2371 #define SCALE_DCOMP_METHOD (1 << 26)
2372 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
2373
2374 #define _PORT_TX_DW4_LN0_A 0x162510
2375 #define _PORT_TX_DW4_LN0_B 0x6C510
2376 #define _PORT_TX_DW4_LN0_C 0x6C910
2377 #define _PORT_TX_DW4_GRP_A 0x162D10
2378 #define _PORT_TX_DW4_GRP_B 0x6CD10
2379 #define _PORT_TX_DW4_GRP_C 0x6CF10
2380 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2381 _PORT_TX_DW4_LN0_B, \
2382 _PORT_TX_DW4_LN0_C)
2383 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2384 _PORT_TX_DW4_GRP_B, \
2385 _PORT_TX_DW4_GRP_C)
2386 #define DEEMPH_SHIFT 24
2387 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2388
2389 #define _PORT_TX_DW5_LN0_A 0x162514
2390 #define _PORT_TX_DW5_LN0_B 0x6C514
2391 #define _PORT_TX_DW5_LN0_C 0x6C914
2392 #define _PORT_TX_DW5_GRP_A 0x162D14
2393 #define _PORT_TX_DW5_GRP_B 0x6CD14
2394 #define _PORT_TX_DW5_GRP_C 0x6CF14
2395 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2396 _PORT_TX_DW5_LN0_B, \
2397 _PORT_TX_DW5_LN0_C)
2398 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2399 _PORT_TX_DW5_GRP_B, \
2400 _PORT_TX_DW5_GRP_C)
2401 #define DCC_DELAY_RANGE_1 (1 << 9)
2402 #define DCC_DELAY_RANGE_2 (1 << 8)
2403
2404 #define _PORT_TX_DW14_LN0_A 0x162538
2405 #define _PORT_TX_DW14_LN0_B 0x6C538
2406 #define _PORT_TX_DW14_LN0_C 0x6C938
2407 #define LATENCY_OPTIM_SHIFT 30
2408 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
2409 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2410 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2411 _PORT_TX_DW14_LN0_C) + \
2412 _BXT_LANE_OFFSET(lane))
2413
2414 /* UAIMI scratch pad register 1 */
2415 #define UAIMI_SPR1 _MMIO(0x4F074)
2416 /* SKL VccIO mask */
2417 #define SKL_VCCIO_MASK 0x1
2418 /* SKL balance leg register */
2419 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
2420 /* I_boost values */
2421 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2422 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
2423 /* Balance leg disable bits */
2424 #define BALANCE_LEG_DISABLE_SHIFT 23
2425 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
2426
2427 /*
2428 * Fence registers
2429 * [0-7] @ 0x2000 gen2,gen3
2430 * [8-15] @ 0x3000 945,g33,pnv
2431 *
2432 * [0-15] @ 0x3000 gen4,gen5
2433 *
2434 * [0-15] @ 0x100000 gen6,vlv,chv
2435 * [0-31] @ 0x100000 gen7+
2436 */
2437 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2438 #define I830_FENCE_START_MASK 0x07f80000
2439 #define I830_FENCE_TILING_Y_SHIFT 12
2440 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
2441 #define I830_FENCE_PITCH_SHIFT 4
2442 #define I830_FENCE_REG_VALID (1 << 0)
2443 #define I915_FENCE_MAX_PITCH_VAL 4
2444 #define I830_FENCE_MAX_PITCH_VAL 6
2445 #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
2446
2447 #define I915_FENCE_START_MASK 0x0ff00000
2448 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
2449
2450 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2451 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
2452 #define I965_FENCE_PITCH_SHIFT 2
2453 #define I965_FENCE_TILING_Y_SHIFT 1
2454 #define I965_FENCE_REG_VALID (1 << 0)
2455 #define I965_FENCE_MAX_PITCH_VAL 0x0400
2456
2457 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2458 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
2459 #define GEN6_FENCE_PITCH_SHIFT 32
2460 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
2461
2462
2463 /* control register for cpu gtt access */
2464 #define TILECTL _MMIO(0x101000)
2465 #define TILECTL_SWZCTL (1 << 0)
2466 #define TILECTL_TLBPF (1 << 1)
2467 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2468 #define TILECTL_BACKSNOOP_DIS (1 << 3)
2469
2470 /*
2471 * Instruction and interrupt control regs
2472 */
2473 #define PGTBL_CTL _MMIO(0x02020)
2474 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2475 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2476 #define PGTBL_ER _MMIO(0x02024)
2477 #define PRB0_BASE (0x2030 - 0x30)
2478 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2479 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2480 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2481 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2482 #define SRB2_BASE (0x2120 - 0x30) /* 830 */
2483 #define SRB3_BASE (0x2130 - 0x30) /* 830 */
2484 #define RENDER_RING_BASE 0x02000
2485 #define BSD_RING_BASE 0x04000
2486 #define GEN6_BSD_RING_BASE 0x12000
2487 #define GEN8_BSD2_RING_BASE 0x1c000
2488 #define GEN11_BSD_RING_BASE 0x1c0000
2489 #define GEN11_BSD2_RING_BASE 0x1c4000
2490 #define GEN11_BSD3_RING_BASE 0x1d0000
2491 #define GEN11_BSD4_RING_BASE 0x1d4000
2492 #define VEBOX_RING_BASE 0x1a000
2493 #define GEN11_VEBOX_RING_BASE 0x1c8000
2494 #define GEN11_VEBOX2_RING_BASE 0x1d8000
2495 #define BLT_RING_BASE 0x22000
2496 #define RING_TAIL(base) _MMIO((base) + 0x30)
2497 #define RING_HEAD(base) _MMIO((base) + 0x34)
2498 #define RING_START(base) _MMIO((base) + 0x38)
2499 #define RING_CTL(base) _MMIO((base) + 0x3c)
2500 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
2501 #define RING_SYNC_0(base) _MMIO((base) + 0x40)
2502 #define RING_SYNC_1(base) _MMIO((base) + 0x44)
2503 #define RING_SYNC_2(base) _MMIO((base) + 0x48)
2504 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2505 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2506 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2507 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2508 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2509 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2510 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2511 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2512 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2513 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2514 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2515 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
2516 #define GEN6_NOSYNC INVALID_MMIO_REG
2517 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2518 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2519 #define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2520 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2521 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
2522 #define RESET_CTL_CAT_ERROR REG_BIT(2)
2523 #define RESET_CTL_READY_TO_RESET REG_BIT(1)
2524 #define RESET_CTL_REQUEST_RESET REG_BIT(0)
2525
2526 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2527
2528 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
2529 #define GTT_CACHE_EN_ALL 0xF0007FFF
2530 #define GEN7_WR_WATERMARK _MMIO(0x4028)
2531 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2532 #define ARB_MODE _MMIO(0x4030)
2533 #define ARB_MODE_SWIZZLE_SNB (1 << 4)
2534 #define ARB_MODE_SWIZZLE_IVB (1 << 5)
2535 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2536 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
2537 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2538 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
2539 #define GEN7_LRA_LIMITS_REG_NUM 13
2540 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2541 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
2542
2543 #define GAMTARBMODE _MMIO(0x04a08)
2544 #define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2545 #define ARB_MODE_SWIZZLE_BDW (1 << 1)
2546 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
2547 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
2548 #define GEN8_RING_FAULT_REG _MMIO(0x4094)
2549 #define GEN12_RING_FAULT_REG _MMIO(0xcec4)
2550 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
2551 #define RING_FAULT_GTTSEL_MASK (1 << 11)
2552 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2553 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2554 #define RING_FAULT_VALID (1 << 0)
2555 #define DONE_REG _MMIO(0x40b0)
2556 #define GEN12_GAM_DONE _MMIO(0xcf68)
2557 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2558 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2559 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
2560 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
2561 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2562 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2563 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2564 #define RING_ACTHD(base) _MMIO((base) + 0x74)
2565 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2566 #define RING_NOPID(base) _MMIO((base) + 0x94)
2567 #define RING_IMR(base) _MMIO((base) + 0xa8)
2568 #define RING_HWSTAM(base) _MMIO((base) + 0x98)
2569 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2570 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
2571 #define TAIL_ADDR 0x001FFFF8
2572 #define HEAD_WRAP_COUNT 0xFFE00000
2573 #define HEAD_WRAP_ONE 0x00200000
2574 #define HEAD_ADDR 0x001FFFFC
2575 #define RING_NR_PAGES 0x001FF000
2576 #define RING_REPORT_MASK 0x00000006
2577 #define RING_REPORT_64K 0x00000002
2578 #define RING_REPORT_128K 0x00000004
2579 #define RING_NO_REPORT 0x00000000
2580 #define RING_VALID_MASK 0x00000001
2581 #define RING_VALID 0x00000001
2582 #define RING_INVALID 0x00000000
2583 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2584 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2585 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
2586
2587 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2588 #define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2589 #define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2590
2591 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2592 #define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
2593 #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2594 #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2595 #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2596 #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2597 #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
2598 #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2599 #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2600 #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2601 #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
2602 #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2603 #define RING_FORCE_TO_NONPRIV_MASK_VALID \
2604 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2605 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
2606 #define RING_MAX_NONPRIV_SLOTS 12
2607
2608 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
2609
2610 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2611 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
2612
2613 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2614 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2615 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
2616
2617 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2618 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2619 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2620 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
2621
2622 #if 0
2623 #define PRB0_TAIL _MMIO(0x2030)
2624 #define PRB0_HEAD _MMIO(0x2034)
2625 #define PRB0_START _MMIO(0x2038)
2626 #define PRB0_CTL _MMIO(0x203c)
2627 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2628 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2629 #define PRB1_START _MMIO(0x2048) /* 915+ only */
2630 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
2631 #endif
2632 #define IPEIR_I965 _MMIO(0x2064)
2633 #define IPEHR_I965 _MMIO(0x2068)
2634 #define GEN7_SC_INSTDONE _MMIO(0x7100)
2635 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2636 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
2637 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2638 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2639 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2640 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2641 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
2642 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2643 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2644 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2645 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
2646 #define RING_IPEIR(base) _MMIO((base) + 0x64)
2647 #define RING_IPEHR(base) _MMIO((base) + 0x68)
2648 /*
2649 * On GEN4, only the render ring INSTDONE exists and has a different
2650 * layout than the GEN7+ version.
2651 * The GEN2 counterpart of this register is GEN2_INSTDONE.
2652 */
2653 #define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2654 #define RING_INSTPS(base) _MMIO((base) + 0x70)
2655 #define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2656 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2657 #define RING_INSTPM(base) _MMIO((base) + 0xc0)
2658 #define RING_MI_MODE(base) _MMIO((base) + 0x9c)
2659 #define INSTPS _MMIO(0x2070) /* 965+ only */
2660 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2661 #define ACTHD_I965 _MMIO(0x2074)
2662 #define HWS_PGA _MMIO(0x2080)
2663 #define HWS_ADDRESS_MASK 0xfffff000
2664 #define HWS_START_ADDRESS_SHIFT 4
2665 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
2666 #define PWRCTX_EN (1 << 0)
2667 #define IPEIR(base) _MMIO((base) + 0x88)
2668 #define IPEHR(base) _MMIO((base) + 0x8c)
2669 #define GEN2_INSTDONE _MMIO(0x2090)
2670 #define NOPID _MMIO(0x2094)
2671 #define HWSTAM _MMIO(0x2098)
2672 #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
2673 #define RING_BBSTATE(base) _MMIO((base) + 0x110)
2674 #define RING_BB_PPGTT (1 << 5)
2675 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2676 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2677 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2678 #define RING_BBADDR(base) _MMIO((base) + 0x140)
2679 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2680 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2681 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2682 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2683 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
2684
2685 #define ERROR_GEN6 _MMIO(0x40a0)
2686 #define GEN7_ERR_INT _MMIO(0x44040)
2687 #define ERR_INT_POISON (1 << 31)
2688 #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2689 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2690 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2691 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2692 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2693 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2694 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2695 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2696 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
2697
2698 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2699 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
2700 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2701 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
2702 #define FAULT_VA_HIGH_BITS (0xf << 0)
2703 #define FAULT_GTT_SEL (1 << 4)
2704
2705 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2706
2707 #define FPGA_DBG _MMIO(0x42300)
2708 #define FPGA_DBG_RM_NOCLAIM (1 << 31)
2709
2710 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2711 #define CLAIM_ER_CLR (1 << 31)
2712 #define CLAIM_ER_OVERFLOW (1 << 16)
2713 #define CLAIM_ER_CTR_MASK 0xffff
2714
2715 #define DERRMR _MMIO(0x44050)
2716 /* Note that HBLANK events are reserved on bdw+ */
2717 #define DERRMR_PIPEA_SCANLINE (1 << 0)
2718 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2719 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2720 #define DERRMR_PIPEA_VBLANK (1 << 3)
2721 #define DERRMR_PIPEA_HBLANK (1 << 5)
2722 #define DERRMR_PIPEB_SCANLINE (1 << 8)
2723 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2724 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2725 #define DERRMR_PIPEB_VBLANK (1 << 11)
2726 #define DERRMR_PIPEB_HBLANK (1 << 13)
2727 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2728 #define DERRMR_PIPEC_SCANLINE (1 << 14)
2729 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2730 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2731 #define DERRMR_PIPEC_VBLANK (1 << 21)
2732 #define DERRMR_PIPEC_HBLANK (1 << 22)
2733
2734
2735 /* GM45+ chicken bits -- debug workaround bits that may be required
2736 * for various sorts of correct behavior. The top 16 bits of each are
2737 * the enables for writing to the corresponding low bit.
2738 */
2739 #define _3D_CHICKEN _MMIO(0x2084)
2740 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
2741 #define _3D_CHICKEN2 _MMIO(0x208c)
2742
2743 #define FF_SLICE_CHICKEN _MMIO(0x2088)
2744 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2745
2746 /* Disables pipelining of read flushes past the SF-WIZ interface.
2747 * Required on all Ironlake steppings according to the B-Spec, but the
2748 * particular danger of not doing so is not specified.
2749 */
2750 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
2751 #define _3D_CHICKEN3 _MMIO(0x2090)
2752 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
2753 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
2754 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
2755 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
2756 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
2757 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
2758
2759 #define MI_MODE _MMIO(0x209c)
2760 # define VS_TIMER_DISPATCH (1 << 6)
2761 # define MI_FLUSH_ENABLE (1 << 12)
2762 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
2763 # define MODE_IDLE (1 << 9)
2764 # define STOP_RING (1 << 8)
2765
2766 #define GEN6_GT_MODE _MMIO(0x20d0)
2767 #define GEN7_GT_MODE _MMIO(0x7008)
2768 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2769 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2770 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2771 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
2772 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
2773 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
2774 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2775 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
2776
2777 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2778 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2779 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2780 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
2781
2782 /* WaClearTdlStateAckDirtyBits */
2783 #define GEN8_STATE_ACK _MMIO(0x20F0)
2784 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2785 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2786 #define GEN9_STATE_ACK_TDL0 (1 << 12)
2787 #define GEN9_STATE_ACK_TDL1 (1 << 13)
2788 #define GEN9_STATE_ACK_TDL2 (1 << 14)
2789 #define GEN9_STATE_ACK_TDL3 (1 << 15)
2790 #define GEN9_SUBSLICE_TDL_ACK_BITS \
2791 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2792 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2793
2794 #define GFX_MODE _MMIO(0x2520)
2795 #define GFX_MODE_GEN7 _MMIO(0x229c)
2796 #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
2797 #define GFX_RUN_LIST_ENABLE (1 << 15)
2798 #define GFX_INTERRUPT_STEERING (1 << 14)
2799 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2800 #define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2801 #define GFX_REPLAY_MODE (1 << 11)
2802 #define GFX_PSMI_GRANULARITY (1 << 10)
2803 #define GFX_PPGTT_ENABLE (1 << 9)
2804 #define GEN8_GFX_PPGTT_48B (1 << 7)
2805
2806 #define GFX_FORWARD_VBLANK_MASK (3 << 5)
2807 #define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2808 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2809 #define GFX_FORWARD_VBLANK_COND (2 << 5)
2810
2811 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2812
2813 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2814 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2815 #define SCPD0 _MMIO(0x209c) /* 915+ only */
2816 #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
2817 #define GEN2_IER _MMIO(0x20a0)
2818 #define GEN2_IIR _MMIO(0x20a4)
2819 #define GEN2_IMR _MMIO(0x20a8)
2820 #define GEN2_ISR _MMIO(0x20ac)
2821 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
2822 #define GINT_DIS (1 << 22)
2823 #define GCFG_DIS (1 << 8)
2824 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2825 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2826 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2827 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2828 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2829 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2830 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
2831 #define VLV_PCBR_ADDR_SHIFT 12
2832
2833 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2834 #define EIR _MMIO(0x20b0)
2835 #define EMR _MMIO(0x20b4)
2836 #define ESR _MMIO(0x20b8)
2837 #define GM45_ERROR_PAGE_TABLE (1 << 5)
2838 #define GM45_ERROR_MEM_PRIV (1 << 4)
2839 #define I915_ERROR_PAGE_TABLE (1 << 4)
2840 #define GM45_ERROR_CP_PRIV (1 << 3)
2841 #define I915_ERROR_MEMORY_REFRESH (1 << 1)
2842 #define I915_ERROR_INSTRUCTION (1 << 0)
2843 #define INSTPM _MMIO(0x20c0)
2844 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2845 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2846 will not assert AGPBUSY# and will only
2847 be delivered when out of C3. */
2848 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2849 #define INSTPM_TLB_INVALIDATE (1 << 9)
2850 #define INSTPM_SYNC_FLUSH (1 << 5)
2851 #define ACTHD(base) _MMIO((base) + 0xc8)
2852 #define MEM_MODE _MMIO(0x20cc)
2853 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2854 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2855 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2856 #define FW_BLC _MMIO(0x20d8)
2857 #define FW_BLC2 _MMIO(0x20dc)
2858 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
2859 #define FW_BLC_SELF_EN_MASK (1 << 31)
2860 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2861 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
2862 #define MM_BURST_LENGTH 0x00700000
2863 #define MM_FIFO_WATERMARK 0x0001F000
2864 #define LM_BURST_LENGTH 0x00000700
2865 #define LM_FIFO_WATERMARK 0x0000001F
2866 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
2867
2868 #define MBUS_ABOX_CTL _MMIO(0x45038)
2869 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2870 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2871 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2872 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2873 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2874 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2875 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2876 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2877
2878 #define _PIPEA_MBUS_DBOX_CTL 0x7003C
2879 #define _PIPEB_MBUS_DBOX_CTL 0x7103C
2880 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2881 _PIPEB_MBUS_DBOX_CTL)
2882 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2883 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2884 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2885 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2886 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2887 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2888
2889 #define MBUS_UBOX_CTL _MMIO(0x4503C)
2890 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2891 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2892
2893 /* Make render/texture TLB fetches lower priorty than associated data
2894 * fetches. This is not turned on by default
2895 */
2896 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2897
2898 /* Isoch request wait on GTT enable (Display A/B/C streams).
2899 * Make isoch requests stall on the TLB update. May cause
2900 * display underruns (test mode only)
2901 */
2902 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2903
2904 /* Block grant count for isoch requests when block count is
2905 * set to a finite value.
2906 */
2907 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2908 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2909 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2910 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2911 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2912
2913 /* Enable render writes to complete in C2/C3/C4 power states.
2914 * If this isn't enabled, render writes are prevented in low
2915 * power states. That seems bad to me.
2916 */
2917 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2918
2919 /* This acknowledges an async flip immediately instead
2920 * of waiting for 2TLB fetches.
2921 */
2922 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2923
2924 /* Enables non-sequential data reads through arbiter
2925 */
2926 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
2927
2928 /* Disable FSB snooping of cacheable write cycles from binner/render
2929 * command stream
2930 */
2931 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2932
2933 /* Arbiter time slice for non-isoch streams */
2934 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
2935 #define MI_ARB_TIME_SLICE_1 (0 << 5)
2936 #define MI_ARB_TIME_SLICE_2 (1 << 5)
2937 #define MI_ARB_TIME_SLICE_4 (2 << 5)
2938 #define MI_ARB_TIME_SLICE_6 (3 << 5)
2939 #define MI_ARB_TIME_SLICE_8 (4 << 5)
2940 #define MI_ARB_TIME_SLICE_10 (5 << 5)
2941 #define MI_ARB_TIME_SLICE_14 (6 << 5)
2942 #define MI_ARB_TIME_SLICE_16 (7 << 5)
2943
2944 /* Low priority grace period page size */
2945 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2946 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2947
2948 /* Disable display A/B trickle feed */
2949 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2950
2951 /* Set display plane priority */
2952 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2953 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2954
2955 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
2956 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2957 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2958
2959 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
2960 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2961 #define CM0_IZ_OPT_DISABLE (1 << 6)
2962 #define CM0_ZR_OPT_DISABLE (1 << 5)
2963 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2964 #define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2965 #define CM0_COLOR_EVICT_DISABLE (1 << 3)
2966 #define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2967 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
2968 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2969 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
2970 #define GFX_FLSH_CNTL_EN (1 << 0)
2971 #define ECOSKPD _MMIO(0x21d0)
2972 #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
2973 #define ECO_GATING_CX_ONLY (1 << 3)
2974 #define ECO_FLIP_DONE (1 << 0)
2975
2976 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
2977 #define RC_OP_FLUSH_ENABLE (1 << 0)
2978 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
2979 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
2980 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2981 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2982 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
2983
2984 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
2985 #define GEN6_BLITTER_LOCK_SHIFT 16
2986 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
2987
2988 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2989 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
2990 #define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
2991 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
2992 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
2993
2994 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2995 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2996
2997 #define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2998 #define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2999
3000 /* Fuse readout registers for GT */
3001 #define HSW_PAVP_FUSE1 _MMIO(0x911C)
3002 #define HSW_F1_EU_DIS_SHIFT 16
3003 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3004 #define HSW_F1_EU_DIS_10EUS 0
3005 #define HSW_F1_EU_DIS_8EUS 1
3006 #define HSW_F1_EU_DIS_6EUS 2
3007
3008 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
3009 #define CHV_FGT_DISABLE_SS0 (1 << 10)
3010 #define CHV_FGT_DISABLE_SS1 (1 << 11)
3011 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3012 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3013 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3014 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3015 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3016 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3017 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3018 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3019
3020 #define GEN8_FUSE2 _MMIO(0x9120)
3021 #define GEN8_F2_SS_DIS_SHIFT 21
3022 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3023 #define GEN8_F2_S_ENA_SHIFT 25
3024 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3025
3026 #define GEN9_F2_SS_DIS_SHIFT 20
3027 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3028
3029 #define GEN10_F2_S_ENA_SHIFT 22
3030 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3031 #define GEN10_F2_SS_DIS_SHIFT 18
3032 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3033
3034 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3035 #define GEN10_L3BANK_PAIR_COUNT 4
3036 #define GEN10_L3BANK_MASK 0x0F
3037
3038 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
3039 #define GEN8_EU_DIS0_S0_MASK 0xffffff
3040 #define GEN8_EU_DIS0_S1_SHIFT 24
3041 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3042
3043 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
3044 #define GEN8_EU_DIS1_S1_MASK 0xffff
3045 #define GEN8_EU_DIS1_S2_SHIFT 16
3046 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3047
3048 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
3049 #define GEN8_EU_DIS2_S2_MASK 0xff
3050
3051 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3052
3053 #define GEN10_EU_DISABLE3 _MMIO(0x9140)
3054 #define GEN10_EU_DIS_SS_MASK 0xff
3055
3056 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3057 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3058 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16
3059 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
3060
3061 #define GEN11_EU_DISABLE _MMIO(0x9134)
3062 #define GEN11_EU_DIS_MASK 0xFF
3063
3064 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3065 #define GEN11_GT_S_ENA_MASK 0xFF
3066
3067 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3068
3069 #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3070
3071 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
3072 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3073 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3074 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3075 #define GEN6_BSD_GO_INDICATOR (1 << 4)
3076
3077 /* On modern GEN architectures interrupt control consists of two sets
3078 * of registers. The first set pertains to the ring generating the
3079 * interrupt. The second control is for the functional block generating the
3080 * interrupt. These are PM, GT, DE, etc.
3081 *
3082 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3083 * GT interrupt bits, so we don't need to duplicate the defines.
3084 *
3085 * These defines should cover us well from SNB->HSW with minor exceptions
3086 * it can also work on ILK.
3087 */
3088 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3089 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3090 #define GT_BLT_USER_INTERRUPT (1 << 22)
3091 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3092 #define GT_BSD_USER_INTERRUPT (1 << 12)
3093 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
3094 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
3095 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3096 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3097 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3098 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3099 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3100 #define GT_RENDER_USER_INTERRUPT (1 << 0)
3101
3102 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3103 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3104
3105 #define GT_PARITY_ERROR(dev_priv) \
3106 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
3107 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
3108
3109 /* These are all the "old" interrupts */
3110 #define ILK_BSD_USER_INTERRUPT (1 << 5)
3111
3112 #define I915_PM_INTERRUPT (1 << 31)
3113 #define I915_ISP_INTERRUPT (1 << 22)
3114 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3115 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3116 #define I915_MIPIC_INTERRUPT (1 << 19)
3117 #define I915_MIPIA_INTERRUPT (1 << 18)
3118 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3119 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3120 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3121 #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
3122 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3123 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3124 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3125 #define I915_HWB_OOM_INTERRUPT (1 << 13)
3126 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3127 #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3128 #define I915_MISC_INTERRUPT (1 << 11)
3129 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3130 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3131 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3132 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3133 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3134 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3135 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3136 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3137 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3138 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3139 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3140 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3141 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3142 #define I915_DEBUG_INTERRUPT (1 << 2)
3143 #define I915_WINVALID_INTERRUPT (1 << 1)
3144 #define I915_USER_INTERRUPT (1 << 1)
3145 #define I915_ASLE_INTERRUPT (1 << 0)
3146 #define I915_BSD_USER_INTERRUPT (1 << 25)
3147
3148 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3149 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3150
3151 /* DisplayPort Audio w/ LPE */
3152 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3153 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3154
3155 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3156 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3157 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3158 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3159 _VLV_AUD_PORT_EN_B_DBG, \
3160 _VLV_AUD_PORT_EN_C_DBG, \
3161 _VLV_AUD_PORT_EN_D_DBG)
3162 #define VLV_AMP_MUTE (1 << 1)
3163
3164 #define GEN6_BSD_RNCID _MMIO(0x12198)
3165
3166 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
3167 #define GEN7_FF_SCHED_MASK 0x0077070
3168 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
3169 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3170 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3171 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3172 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
3173 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
3174 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3175 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3176 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3177 #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3178 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3179 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3180 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3181 #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
3182
3183 /*
3184 * Framebuffer compression (915+ only)
3185 */
3186
3187 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3188 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3189 #define FBC_CONTROL _MMIO(0x3208)
3190 #define FBC_CTL_EN (1 << 31)
3191 #define FBC_CTL_PERIODIC (1 << 30)
3192 #define FBC_CTL_INTERVAL_SHIFT (16)
3193 #define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3194 #define FBC_CTL_C3_IDLE (1 << 13)
3195 #define FBC_CTL_STRIDE_SHIFT (5)
3196 #define FBC_CTL_FENCENO_SHIFT (0)
3197 #define FBC_COMMAND _MMIO(0x320c)
3198 #define FBC_CMD_COMPRESS (1 << 0)
3199 #define FBC_STATUS _MMIO(0x3210)
3200 #define FBC_STAT_COMPRESSING (1 << 31)
3201 #define FBC_STAT_COMPRESSED (1 << 30)
3202 #define FBC_STAT_MODIFIED (1 << 29)
3203 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
3204 #define FBC_CONTROL2 _MMIO(0x3214)
3205 #define FBC_CTL_FENCE_DBL (0 << 4)
3206 #define FBC_CTL_IDLE_IMM (0 << 2)
3207 #define FBC_CTL_IDLE_FULL (1 << 2)
3208 #define FBC_CTL_IDLE_LINE (2 << 2)
3209 #define FBC_CTL_IDLE_DEBUG (3 << 2)
3210 #define FBC_CTL_CPU_FENCE (1 << 1)
3211 #define FBC_CTL_PLANE(plane) ((plane) << 0)
3212 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3213 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
3214
3215 #define FBC_LL_SIZE (1536)
3216
3217 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
3218 #define FBC_LLC_FULLY_OPEN (1 << 30)
3219
3220 /* Framebuffer compression for GM45+ */
3221 #define DPFC_CB_BASE _MMIO(0x3200)
3222 #define DPFC_CONTROL _MMIO(0x3208)
3223 #define DPFC_CTL_EN (1 << 31)
3224 #define DPFC_CTL_PLANE(plane) ((plane) << 30)
3225 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3226 #define DPFC_CTL_FENCE_EN (1 << 29)
3227 #define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3228 #define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3229 #define DPFC_SR_EN (1 << 10)
3230 #define DPFC_CTL_LIMIT_1X (0 << 6)
3231 #define DPFC_CTL_LIMIT_2X (1 << 6)
3232 #define DPFC_CTL_LIMIT_4X (2 << 6)
3233 #define DPFC_RECOMP_CTL _MMIO(0x320c)
3234 #define DPFC_RECOMP_STALL_EN (1 << 27)
3235 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
3236 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3237 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3238 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3239 #define DPFC_STATUS _MMIO(0x3210)
3240 #define DPFC_INVAL_SEG_SHIFT (16)
3241 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
3242 #define DPFC_COMP_SEG_SHIFT (0)
3243 #define DPFC_COMP_SEG_MASK (0x000007ff)
3244 #define DPFC_STATUS2 _MMIO(0x3214)
3245 #define DPFC_FENCE_YOFF _MMIO(0x3218)
3246 #define DPFC_CHICKEN _MMIO(0x3224)
3247 #define DPFC_HT_MODIFY (1 << 31)
3248
3249 /* Framebuffer compression for Ironlake */
3250 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
3251 #define ILK_DPFC_CONTROL _MMIO(0x43208)
3252 #define FBC_CTL_FALSE_COLOR (1 << 10)
3253 /* The bit 28-8 is reserved */
3254 #define DPFC_RESERVED (0x1FFFFF00)
3255 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3256 #define ILK_DPFC_STATUS _MMIO(0x43210)
3257 #define ILK_DPFC_COMP_SEG_MASK 0x7ff
3258 #define IVB_FBC_STATUS2 _MMIO(0x43214)
3259 #define IVB_FBC_COMP_SEG_MASK 0x7ff
3260 #define BDW_FBC_COMP_SEG_MASK 0xfff
3261 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3262 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
3263 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3264 #define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
3265 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
3266 #define ILK_FBC_RT_BASE _MMIO(0x2128)
3267 #define ILK_FBC_RT_VALID (1 << 0)
3268 #define SNB_FBC_FRONT_BUFFER (1 << 1)
3269
3270 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3271 #define ILK_FBCQ_DIS (1 << 22)
3272 #define ILK_PABSTRETCH_DIS (1 << 21)
3273
3274
3275 /*
3276 * Framebuffer compression for Sandybridge
3277 *
3278 * The following two registers are of type GTTMMADR
3279 */
3280 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
3281 #define SNB_CPU_FENCE_ENABLE (1 << 29)
3282 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
3283
3284 /* Framebuffer compression for Ivybridge */
3285 #define IVB_FBC_RT_BASE _MMIO(0x7020)
3286
3287 #define IPS_CTL _MMIO(0x43408)
3288 #define IPS_ENABLE (1 << 31)
3289
3290 #define MSG_FBC_REND_STATE _MMIO(0x50380)
3291 #define FBC_REND_NUKE (1 << 2)
3292 #define FBC_REND_CACHE_CLEAN (1 << 1)
3293
3294 /*
3295 * GPIO regs
3296 */
3297 #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3298 4 * (gpio))
3299
3300 # define GPIO_CLOCK_DIR_MASK (1 << 0)
3301 # define GPIO_CLOCK_DIR_IN (0 << 1)
3302 # define GPIO_CLOCK_DIR_OUT (1 << 1)
3303 # define GPIO_CLOCK_VAL_MASK (1 << 2)
3304 # define GPIO_CLOCK_VAL_OUT (1 << 3)
3305 # define GPIO_CLOCK_VAL_IN (1 << 4)
3306 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3307 # define GPIO_DATA_DIR_MASK (1 << 8)
3308 # define GPIO_DATA_DIR_IN (0 << 9)
3309 # define GPIO_DATA_DIR_OUT (1 << 9)
3310 # define GPIO_DATA_VAL_MASK (1 << 10)
3311 # define GPIO_DATA_VAL_OUT (1 << 11)
3312 # define GPIO_DATA_VAL_IN (1 << 12)
3313 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3314
3315 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3316 #define GMBUS_AKSV_SELECT (1 << 11)
3317 #define GMBUS_RATE_100KHZ (0 << 8)
3318 #define GMBUS_RATE_50KHZ (1 << 8)
3319 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3320 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3321 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
3322 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3323
3324 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3325 #define GMBUS_SW_CLR_INT (1 << 31)
3326 #define GMBUS_SW_RDY (1 << 30)
3327 #define GMBUS_ENT (1 << 29) /* enable timeout */
3328 #define GMBUS_CYCLE_NONE (0 << 25)
3329 #define GMBUS_CYCLE_WAIT (1 << 25)
3330 #define GMBUS_CYCLE_INDEX (2 << 25)
3331 #define GMBUS_CYCLE_STOP (4 << 25)
3332 #define GMBUS_BYTE_COUNT_SHIFT 16
3333 #define GMBUS_BYTE_COUNT_MAX 256U
3334 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U
3335 #define GMBUS_SLAVE_INDEX_SHIFT 8
3336 #define GMBUS_SLAVE_ADDR_SHIFT 1
3337 #define GMBUS_SLAVE_READ (1 << 0)
3338 #define GMBUS_SLAVE_WRITE (0 << 0)
3339 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3340 #define GMBUS_INUSE (1 << 15)
3341 #define GMBUS_HW_WAIT_PHASE (1 << 14)
3342 #define GMBUS_STALL_TIMEOUT (1 << 13)
3343 #define GMBUS_INT (1 << 12)
3344 #define GMBUS_HW_RDY (1 << 11)
3345 #define GMBUS_SATOER (1 << 10)
3346 #define GMBUS_ACTIVE (1 << 9)
3347 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3348 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3349 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3350 #define GMBUS_NAK_EN (1 << 3)
3351 #define GMBUS_IDLE_EN (1 << 2)
3352 #define GMBUS_HW_WAIT_EN (1 << 1)
3353 #define GMBUS_HW_RDY_EN (1 << 0)
3354 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3355 #define GMBUS_2BYTE_INDEX_EN (1 << 31)
3356
3357 /*
3358 * Clock control & power management
3359 */
3360 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3361 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3362 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
3363 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3364
3365 #define VGA0 _MMIO(0x6000)
3366 #define VGA1 _MMIO(0x6004)
3367 #define VGA_PD _MMIO(0x6010)
3368 #define VGA0_PD_P2_DIV_4 (1 << 7)
3369 #define VGA0_PD_P1_DIV_2 (1 << 5)
3370 #define VGA0_PD_P1_SHIFT 0
3371 #define VGA0_PD_P1_MASK (0x1f << 0)
3372 #define VGA1_PD_P2_DIV_4 (1 << 15)
3373 #define VGA1_PD_P1_DIV_2 (1 << 13)
3374 #define VGA1_PD_P1_SHIFT 8
3375 #define VGA1_PD_P1_MASK (0x1f << 8)
3376 #define DPLL_VCO_ENABLE (1 << 31)
3377 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
3378 #define DPLL_DVO_2X_MODE (1 << 30)
3379 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
3380 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
3381 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
3382 #define DPLL_VGA_MODE_DIS (1 << 28)
3383 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3384 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3385 #define DPLL_MODE_MASK (3 << 26)
3386 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3387 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3388 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3389 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3390 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3391 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
3392 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
3393 #define DPLL_LOCK_VLV (1 << 15)
3394 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3395 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3396 #define DPLL_SSC_REF_CLK_CHV (1 << 13)
3397 #define DPLL_PORTC_READY_MASK (0xf << 4)
3398 #define DPLL_PORTB_READY_MASK (0xf)
3399
3400 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
3401
3402 /* Additional CHV pll/phy registers */
3403 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
3404 #define DPLL_PORTD_READY_MASK (0xf)
3405 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3406 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
3407 #define PHY_LDO_DELAY_0NS 0x0
3408 #define PHY_LDO_DELAY_200NS 0x1
3409 #define PHY_LDO_DELAY_600NS 0x2
3410 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3411 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3412 #define PHY_CH_SU_PSR 0x1
3413 #define PHY_CH_DEEP_PSR 0x7
3414 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
3415 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
3416 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3417 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3418 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3419 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3420
3421 /*
3422 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3423 * this field (only one bit may be set).
3424 */
3425 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3426 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
3427 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3428 /* i830, required in DVO non-gang */
3429 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
3430 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3431 #define PLL_REF_INPUT_DREFCLK (0 << 13)
3432 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3433 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3434 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3435 #define PLL_REF_INPUT_MASK (3 << 13)
3436 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
3437 /* Ironlake */
3438 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3439 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3440 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
3441 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3442 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3443
3444 /*
3445 * Parallel to Serial Load Pulse phase selection.
3446 * Selects the phase for the 10X DPLL clock for the PCIe
3447 * digital display port. The range is 4 to 13; 10 or more
3448 * is just a flip delay. The default is 6
3449 */
3450 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3451 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3452 /*
3453 * SDVO multiplier for 945G/GM. Not used on 965.
3454 */
3455 #define SDVO_MULTIPLIER_MASK 0x000000ff
3456 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
3457 #define SDVO_MULTIPLIER_SHIFT_VGA 0
3458
3459 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3460 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3461 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
3462 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3463
3464 /*
3465 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3466 *
3467 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3468 */
3469 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3470 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
3471 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3472 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3473 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3474 /*
3475 * SDVO/UDI pixel multiplier.
3476 *
3477 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3478 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3479 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3480 * dummy bytes in the datastream at an increased clock rate, with both sides of
3481 * the link knowing how many bytes are fill.
3482 *
3483 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3484 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3485 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3486 * through an SDVO command.
3487 *
3488 * This register field has values of multiplication factor minus 1, with
3489 * a maximum multiplier of 5 for SDVO.
3490 */
3491 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3492 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3493 /*
3494 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3495 * This best be set to the default value (3) or the CRT won't work. No,
3496 * I don't entirely understand what this does...
3497 */
3498 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3499 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
3500
3501 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3502
3503 #define _FPA0 0x6040
3504 #define _FPA1 0x6044
3505 #define _FPB0 0x6048
3506 #define _FPB1 0x604c
3507 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3508 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3509 #define FP_N_DIV_MASK 0x003f0000
3510 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
3511 #define FP_N_DIV_SHIFT 16
3512 #define FP_M1_DIV_MASK 0x00003f00
3513 #define FP_M1_DIV_SHIFT 8
3514 #define FP_M2_DIV_MASK 0x0000003f
3515 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
3516 #define FP_M2_DIV_SHIFT 0
3517 #define DPLL_TEST _MMIO(0x606c)
3518 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3519 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3520 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3521 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3522 #define DPLLB_TEST_N_BYPASS (1 << 19)
3523 #define DPLLB_TEST_M_BYPASS (1 << 18)
3524 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3525 #define DPLLA_TEST_N_BYPASS (1 << 3)
3526 #define DPLLA_TEST_M_BYPASS (1 << 2)
3527 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
3528 #define D_STATE _MMIO(0x6104)
3529 #define DSTATE_GFX_RESET_I830 (1 << 6)
3530 #define DSTATE_PLL_D3_OFF (1 << 3)
3531 #define DSTATE_GFX_CLOCK_GATING (1 << 1)
3532 #define DSTATE_DOT_CLOCK_GATING (1 << 0)
3533 #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
3534 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3535 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3536 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3537 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3538 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3539 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3540 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3541 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
3542 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3543 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3544 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3545 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3546 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3547 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3548 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3549 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3550 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3551 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3552 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3553 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3554 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3555 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3556 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3557 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3558 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3559 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3560 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3561 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3562 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
3563 /*
3564 * This bit must be set on the 830 to prevent hangs when turning off the
3565 * overlay scaler.
3566 */
3567 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3568 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3569 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3570 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3571 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3572
3573 #define RENCLK_GATE_D1 _MMIO(0x6204)
3574 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3575 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3576 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3577 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3578 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3579 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3580 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3581 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3582 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
3583 /* This bit must be unset on 855,865 */
3584 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
3585 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3586 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
3587 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
3588 /* This bit must be set on 855,865. */
3589 # define SV_CLOCK_GATE_DISABLE (1 << 0)
3590 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3591 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3592 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3593 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3594 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3595 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3596 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3597 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3598 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3599 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3600 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3601 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3602 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3603 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3604 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3605 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3606 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3607
3608 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
3609 /* This bit must always be set on 965G/965GM */
3610 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3611 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3612 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3613 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3614 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3615 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
3616 /* This bit must always be set on 965G */
3617 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3618 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3619 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3620 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3621 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3622 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3623 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3624 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3625 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3626 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3627 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3628 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3629 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3630 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3631 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3632 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3633 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3634 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3635 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3636
3637 #define RENCLK_GATE_D2 _MMIO(0x6208)
3638 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3639 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3640 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
3641
3642 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
3643 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3644
3645 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3646 #define DEUC _MMIO(0x6214) /* CRL only */
3647
3648 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
3649 #define FW_CSPWRDWNEN (1 << 15)
3650
3651 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
3652
3653 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
3654 #define CDCLK_FREQ_SHIFT 4
3655 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3656 #define CZCLK_FREQ_MASK 0xf
3657
3658 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
3659 #define PFI_CREDIT_63 (9 << 28) /* chv only */
3660 #define PFI_CREDIT_31 (8 << 28) /* chv only */
3661 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3662 #define PFI_CREDIT_RESEND (1 << 27)
3663 #define VGA_FAST_MODE_DISABLE (1 << 14)
3664
3665 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
3666
3667 /*
3668 * Palette regs
3669 */
3670 #define _PALETTE_A 0xa000
3671 #define _PALETTE_B 0xa800
3672 #define _CHV_PALETTE_C 0xc000
3673 #define PALETTE_RED_MASK REG_GENMASK(23, 16)
3674 #define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3675 #define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
3676 #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
3677 _PICK((pipe), _PALETTE_A, \
3678 _PALETTE_B, _CHV_PALETTE_C) + \
3679 (i) * 4)
3680
3681 /* MCH MMIO space */
3682
3683 /*
3684 * MCHBAR mirror.
3685 *
3686 * This mirrors the MCHBAR MMIO space whose location is determined by
3687 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3688 * every way. It is not accessible from the CP register read instructions.
3689 *
3690 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3691 * just read.
3692 */
3693 #define MCHBAR_MIRROR_BASE 0x10000
3694
3695 #define MCHBAR_MIRROR_BASE_SNB 0x140000
3696
3697 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3698 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3699 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3700 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3701 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
3702
3703 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3704 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3705
3706 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3707 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3708 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3709 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3710 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3711 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
3712 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
3713 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
3714 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3715 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
3716
3717 /* Pineview MCH register contains DDR3 setting */
3718 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3719 #define CSHRDDR3CTL_DDR3 (1 << 2)
3720
3721 /* 965 MCH register controlling DRAM channel configuration */
3722 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3723 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3724
3725 /* snb MCH registers for reading the DRAM channel configuration */
3726 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3727 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3728 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3729 #define MAD_DIMM_ECC_MASK (0x3 << 24)
3730 #define MAD_DIMM_ECC_OFF (0x0 << 24)
3731 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3732 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3733 #define MAD_DIMM_ECC_ON (0x3 << 24)
3734 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3735 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3736 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3737 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3738 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3739 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3740 #define MAD_DIMM_A_SELECT (0x1 << 16)
3741 /* DIMM sizes are in multiples of 256mb. */
3742 #define MAD_DIMM_B_SIZE_SHIFT 8
3743 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3744 #define MAD_DIMM_A_SIZE_SHIFT 0
3745 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3746
3747 /* snb MCH registers for priority tuning */
3748 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3749 #define MCH_SSKPD_WM0_MASK 0x3f
3750 #define MCH_SSKPD_WM0_VAL 0xc
3751
3752 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
3753
3754 /* Clocking configuration register */
3755 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3756 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
3757 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3758 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3759 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3760 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3761 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
3762 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
3763 /*
3764 * Note that on at least on ELK the below value is reported for both
3765 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3766 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3767 */
3768 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
3769 #define CLKCFG_FSB_MASK (7 << 0)
3770 #define CLKCFG_MEM_533 (1 << 4)
3771 #define CLKCFG_MEM_667 (2 << 4)
3772 #define CLKCFG_MEM_800 (3 << 4)
3773 #define CLKCFG_MEM_MASK (7 << 4)
3774
3775 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3776 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3777
3778 #define TSC1 _MMIO(0x11001)
3779 #define TSE (1 << 0)
3780 #define TR1 _MMIO(0x11006)
3781 #define TSFS _MMIO(0x11020)
3782 #define TSFS_SLOPE_MASK 0x0000ff00
3783 #define TSFS_SLOPE_SHIFT 8
3784 #define TSFS_INTR_MASK 0x000000ff
3785
3786 #define CRSTANDVID _MMIO(0x11100)
3787 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3788 #define PXVFREQ_PX_MASK 0x7f000000
3789 #define PXVFREQ_PX_SHIFT 24
3790 #define VIDFREQ_BASE _MMIO(0x11110)
3791 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3792 #define VIDFREQ2 _MMIO(0x11114)
3793 #define VIDFREQ3 _MMIO(0x11118)
3794 #define VIDFREQ4 _MMIO(0x1111c)
3795 #define VIDFREQ_P0_MASK 0x1f000000
3796 #define VIDFREQ_P0_SHIFT 24
3797 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3798 #define VIDFREQ_P0_CSCLK_SHIFT 20
3799 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3800 #define VIDFREQ_P0_CRCLK_SHIFT 16
3801 #define VIDFREQ_P1_MASK 0x00001f00
3802 #define VIDFREQ_P1_SHIFT 8
3803 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3804 #define VIDFREQ_P1_CSCLK_SHIFT 4
3805 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
3806 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
3807 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3808 #define INTTOEXT_MAP3_SHIFT 24
3809 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3810 #define INTTOEXT_MAP2_SHIFT 16
3811 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3812 #define INTTOEXT_MAP1_SHIFT 8
3813 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3814 #define INTTOEXT_MAP0_SHIFT 0
3815 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
3816 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
3817 #define MEMCTL_CMD_MASK 0xe000
3818 #define MEMCTL_CMD_SHIFT 13
3819 #define MEMCTL_CMD_RCLK_OFF 0
3820 #define MEMCTL_CMD_RCLK_ON 1
3821 #define MEMCTL_CMD_CHFREQ 2
3822 #define MEMCTL_CMD_CHVID 3
3823 #define MEMCTL_CMD_VMMOFF 4
3824 #define MEMCTL_CMD_VMMON 5
3825 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
3826 when command complete */
3827 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3828 #define MEMCTL_FREQ_SHIFT 8
3829 #define MEMCTL_SFCAVM (1 << 7)
3830 #define MEMCTL_TGT_VID_MASK 0x007f
3831 #define MEMIHYST _MMIO(0x1117c)
3832 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
3833 #define MEMINT_RSEXIT_EN (1 << 8)
3834 #define MEMINT_CX_SUPR_EN (1 << 7)
3835 #define MEMINT_CONT_BUSY_EN (1 << 6)
3836 #define MEMINT_AVG_BUSY_EN (1 << 5)
3837 #define MEMINT_EVAL_CHG_EN (1 << 4)
3838 #define MEMINT_MON_IDLE_EN (1 << 3)
3839 #define MEMINT_UP_EVAL_EN (1 << 2)
3840 #define MEMINT_DOWN_EVAL_EN (1 << 1)
3841 #define MEMINT_SW_CMD_EN (1 << 0)
3842 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
3843 #define MEM_RSEXIT_MASK 0xc000
3844 #define MEM_RSEXIT_SHIFT 14
3845 #define MEM_CONT_BUSY_MASK 0x3000
3846 #define MEM_CONT_BUSY_SHIFT 12
3847 #define MEM_AVG_BUSY_MASK 0x0c00
3848 #define MEM_AVG_BUSY_SHIFT 10
3849 #define MEM_EVAL_CHG_MASK 0x0300
3850 #define MEM_EVAL_BUSY_SHIFT 8
3851 #define MEM_MON_IDLE_MASK 0x00c0
3852 #define MEM_MON_IDLE_SHIFT 6
3853 #define MEM_UP_EVAL_MASK 0x0030
3854 #define MEM_UP_EVAL_SHIFT 4
3855 #define MEM_DOWN_EVAL_MASK 0x000c
3856 #define MEM_DOWN_EVAL_SHIFT 2
3857 #define MEM_SW_CMD_MASK 0x0003
3858 #define MEM_INT_STEER_GFX 0
3859 #define MEM_INT_STEER_CMR 1
3860 #define MEM_INT_STEER_SMI 2
3861 #define MEM_INT_STEER_SCI 3
3862 #define MEMINTRSTS _MMIO(0x11184)
3863 #define MEMINT_RSEXIT (1 << 7)
3864 #define MEMINT_CONT_BUSY (1 << 6)
3865 #define MEMINT_AVG_BUSY (1 << 5)
3866 #define MEMINT_EVAL_CHG (1 << 4)
3867 #define MEMINT_MON_IDLE (1 << 3)
3868 #define MEMINT_UP_EVAL (1 << 2)
3869 #define MEMINT_DOWN_EVAL (1 << 1)
3870 #define MEMINT_SW_CMD (1 << 0)
3871 #define MEMMODECTL _MMIO(0x11190)
3872 #define MEMMODE_BOOST_EN (1 << 31)
3873 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3874 #define MEMMODE_BOOST_FREQ_SHIFT 24
3875 #define MEMMODE_IDLE_MODE_MASK 0x00030000
3876 #define MEMMODE_IDLE_MODE_SHIFT 16
3877 #define MEMMODE_IDLE_MODE_EVAL 0
3878 #define MEMMODE_IDLE_MODE_CONT 1
3879 #define MEMMODE_HWIDLE_EN (1 << 15)
3880 #define MEMMODE_SWMODE_EN (1 << 14)
3881 #define MEMMODE_RCLK_GATE (1 << 13)
3882 #define MEMMODE_HW_UPDATE (1 << 12)
3883 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3884 #define MEMMODE_FSTART_SHIFT 8
3885 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3886 #define MEMMODE_FMAX_SHIFT 4
3887 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
3888 #define RCBMAXAVG _MMIO(0x1119c)
3889 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
3890 #define SWMEMCMD_RENDER_OFF (0 << 13)
3891 #define SWMEMCMD_RENDER_ON (1 << 13)
3892 #define SWMEMCMD_SWFREQ (2 << 13)
3893 #define SWMEMCMD_TARVID (3 << 13)
3894 #define SWMEMCMD_VRM_OFF (4 << 13)
3895 #define SWMEMCMD_VRM_ON (5 << 13)
3896 #define CMDSTS (1 << 12)
3897 #define SFCAVM (1 << 11)
3898 #define SWFREQ_MASK 0x0380 /* P0-7 */
3899 #define SWFREQ_SHIFT 7
3900 #define TARVID_MASK 0x001f
3901 #define MEMSTAT_CTG _MMIO(0x111a0)
3902 #define RCBMINAVG _MMIO(0x111a0)
3903 #define RCUPEI _MMIO(0x111b0)
3904 #define RCDNEI _MMIO(0x111b4)
3905 #define RSTDBYCTL _MMIO(0x111b8)
3906 #define RS1EN (1 << 31)
3907 #define RS2EN (1 << 30)
3908 #define RS3EN (1 << 29)
3909 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3910 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3911 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3912 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3913 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3914 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3915 #define RSX_STATUS_MASK (7 << 20)
3916 #define RSX_STATUS_ON (0 << 20)
3917 #define RSX_STATUS_RC1 (1 << 20)
3918 #define RSX_STATUS_RC1E (2 << 20)
3919 #define RSX_STATUS_RS1 (3 << 20)
3920 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3921 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3922 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3923 #define RSX_STATUS_RSVD2 (7 << 20)
3924 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3925 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3926 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3927 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3928 #define RS1CONTSAV_MASK (3 << 14)
3929 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3930 #define RS1CONTSAV_RSVD (1 << 14)
3931 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3932 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3933 #define NORMSLEXLAT_MASK (3 << 12)
3934 #define SLOW_RS123 (0 << 12)
3935 #define SLOW_RS23 (1 << 12)
3936 #define SLOW_RS3 (2 << 12)
3937 #define NORMAL_RS123 (3 << 12)
3938 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3939 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3940 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3941 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3942 #define RS_CSTATE_MASK (3 << 4)
3943 #define RS_CSTATE_C367_RS1 (0 << 4)
3944 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3945 #define RS_CSTATE_RSVD (2 << 4)
3946 #define RS_CSTATE_C367_RS2 (3 << 4)
3947 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3948 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
3949 #define VIDCTL _MMIO(0x111c0)
3950 #define VIDSTS _MMIO(0x111c8)
3951 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
3952 #define MEMSTAT_ILK _MMIO(0x111f8)
3953 #define MEMSTAT_VID_MASK 0x7f00
3954 #define MEMSTAT_VID_SHIFT 8
3955 #define MEMSTAT_PSTATE_MASK 0x00f8
3956 #define MEMSTAT_PSTATE_SHIFT 3
3957 #define MEMSTAT_MON_ACTV (1 << 2)
3958 #define MEMSTAT_SRC_CTL_MASK 0x0003
3959 #define MEMSTAT_SRC_CTL_CORE 0
3960 #define MEMSTAT_SRC_CTL_TRB 1
3961 #define MEMSTAT_SRC_CTL_THM 2
3962 #define MEMSTAT_SRC_CTL_STDBY 3
3963 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
3964 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
3965 #define PMMISC _MMIO(0x11214)
3966 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
3967 #define SDEW _MMIO(0x1124c)
3968 #define CSIEW0 _MMIO(0x11250)
3969 #define CSIEW1 _MMIO(0x11254)
3970 #define CSIEW2 _MMIO(0x11258)
3971 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3972 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3973 #define MCHAFE _MMIO(0x112c0)
3974 #define CSIEC _MMIO(0x112e0)
3975 #define DMIEC _MMIO(0x112e4)
3976 #define DDREC _MMIO(0x112e8)
3977 #define PEG0EC _MMIO(0x112ec)
3978 #define PEG1EC _MMIO(0x112f0)
3979 #define GFXEC _MMIO(0x112f4)
3980 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
3981 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
3982 #define ECR _MMIO(0x11600)
3983 #define ECR_GPFE (1 << 31)
3984 #define ECR_IMONE (1 << 30)
3985 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
3986 #define OGW0 _MMIO(0x11608)
3987 #define OGW1 _MMIO(0x1160c)
3988 #define EG0 _MMIO(0x11610)
3989 #define EG1 _MMIO(0x11614)
3990 #define EG2 _MMIO(0x11618)
3991 #define EG3 _MMIO(0x1161c)
3992 #define EG4 _MMIO(0x11620)
3993 #define EG5 _MMIO(0x11624)
3994 #define EG6 _MMIO(0x11628)
3995 #define EG7 _MMIO(0x1162c)
3996 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3997 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3998 #define LCFUSE02 _MMIO(0x116c0)
3999 #define LCFUSE_HIV_MASK 0x000000ff
4000 #define CSIPLL0 _MMIO(0x12c10)
4001 #define DDRMPLL1 _MMIO(0X12c20)
4002 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
4003
4004 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
4005 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
4006
4007 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4008 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4009 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4010 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4011 #define BXT_RP_STATE_CAP _MMIO(0x138170)
4012
4013 /*
4014 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
4015 * 8300) freezing up around GPU hangs. Looks as if even
4016 * scheduling/timer interrupts start misbehaving if the RPS
4017 * EI/thresholds are "bad", leading to a very sluggish or even
4018 * frozen machine.
4019 */
4020 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
4021 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
4022 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
4023 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
4024 (IS_GEN9_LP(dev_priv) ? \
4025 INTERVAL_0_833_US(us) : \
4026 INTERVAL_1_33_US(us)) : \
4027 INTERVAL_1_28_US(us))
4028
4029 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
4030 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
4031 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
4032 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
4033 (IS_GEN9_LP(dev_priv) ? \
4034 INTERVAL_0_833_TO_US(interval) : \
4035 INTERVAL_1_33_TO_US(interval)) : \
4036 INTERVAL_1_28_TO_US(interval))
4037
4038 /*
4039 * Logical Context regs
4040 */
4041 #define CCID(base) _MMIO((base) + 0x180)
4042 #define CCID_EN BIT(0)
4043 #define CCID_EXTENDED_STATE_RESTORE BIT(2)
4044 #define CCID_EXTENDED_STATE_SAVE BIT(3)
4045 /*
4046 * Notes on SNB/IVB/VLV context size:
4047 * - Power context is saved elsewhere (LLC or stolen)
4048 * - Ring/execlist context is saved on SNB, not on IVB
4049 * - Extended context size already includes render context size
4050 * - We always need to follow the extended context size.
4051 * SNB BSpec has comments indicating that we should use the
4052 * render context size instead if execlists are disabled, but
4053 * based on empirical testing that's just nonsense.
4054 * - Pipelined/VF state is saved on SNB/IVB respectively
4055 * - GT1 size just indicates how much of render context
4056 * doesn't need saving on GT1
4057 */
4058 #define CXT_SIZE _MMIO(0x21a0)
4059 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4060 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4061 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4062 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4063 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
4064 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
4065 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4066 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4067 #define GEN7_CXT_SIZE _MMIO(0x21a8)
4068 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4069 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4070 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4071 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4072 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4073 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
4074 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4075 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
4076
4077 enum {
4078 INTEL_ADVANCED_CONTEXT = 0,
4079 INTEL_LEGACY_32B_CONTEXT,
4080 INTEL_ADVANCED_AD_CONTEXT,
4081 INTEL_LEGACY_64B_CONTEXT
4082 };
4083
4084 enum {
4085 FAULT_AND_HANG = 0,
4086 FAULT_AND_HALT, /* Debug only */
4087 FAULT_AND_STREAM,
4088 FAULT_AND_CONTINUE /* Unsupported */
4089 };
4090
4091 #define GEN8_CTX_VALID (1 << 0)
4092 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4093 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
4094 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4095 #define GEN8_CTX_PRIVILEGE (1 << 8)
4096 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
4097
4098 #define GEN8_CTX_ID_SHIFT 32
4099 #define GEN8_CTX_ID_WIDTH 21
4100 #define GEN11_SW_CTX_ID_SHIFT 37
4101 #define GEN11_SW_CTX_ID_WIDTH 11
4102 #define GEN11_ENGINE_CLASS_SHIFT 61
4103 #define GEN11_ENGINE_CLASS_WIDTH 3
4104 #define GEN11_ENGINE_INSTANCE_SHIFT 48
4105 #define GEN11_ENGINE_INSTANCE_WIDTH 6
4106
4107 #define CHV_CLK_CTL1 _MMIO(0x101100)
4108 #define VLV_CLK_CTL2 _MMIO(0x101104)
4109 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4110
4111 /*
4112 * Overlay regs
4113 */
4114
4115 #define OVADD _MMIO(0x30000)
4116 #define DOVSTA _MMIO(0x30008)
4117 #define OC_BUF (0x3 << 20)
4118 #define OGAMC5 _MMIO(0x30010)
4119 #define OGAMC4 _MMIO(0x30014)
4120 #define OGAMC3 _MMIO(0x30018)
4121 #define OGAMC2 _MMIO(0x3001c)
4122 #define OGAMC1 _MMIO(0x30020)
4123 #define OGAMC0 _MMIO(0x30024)
4124
4125 /*
4126 * GEN9 clock gating regs
4127 */
4128 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
4129 #define DARBF_GATING_DIS (1 << 27)
4130 #define PWM2_GATING_DIS (1 << 14)
4131 #define PWM1_GATING_DIS (1 << 13)
4132
4133 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4134 #define BXT_GMBUS_GATING_DIS (1 << 14)
4135
4136 #define _CLKGATE_DIS_PSL_A 0x46520
4137 #define _CLKGATE_DIS_PSL_B 0x46524
4138 #define _CLKGATE_DIS_PSL_C 0x46528
4139 #define DUPS1_GATING_DIS (1 << 15)
4140 #define DUPS2_GATING_DIS (1 << 19)
4141 #define DUPS3_GATING_DIS (1 << 23)
4142 #define DPF_GATING_DIS (1 << 10)
4143 #define DPF_RAM_GATING_DIS (1 << 9)
4144 #define DPFR_GATING_DIS (1 << 8)
4145
4146 #define CLKGATE_DIS_PSL(pipe) \
4147 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4148
4149 /*
4150 * GEN10 clock gating regs
4151 */
4152 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4153 #define SARBUNIT_CLKGATE_DIS (1 << 5)
4154 #define RCCUNIT_CLKGATE_DIS (1 << 7)
4155 #define MSCUNIT_CLKGATE_DIS (1 << 10)
4156 #define L3_CLKGATE_DIS REG_BIT(16)
4157 #define L3_CR2X_CLKGATE_DIS REG_BIT(17)
4158
4159 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4160 #define GWUNIT_CLKGATE_DIS (1 << 16)
4161
4162 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4163 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4164
4165 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4166 #define VFUNIT_CLKGATE_DIS REG_BIT(20)
4167 #define HSUNIT_CLKGATE_DIS REG_BIT(8)
4168 #define VSUNIT_CLKGATE_DIS REG_BIT(3)
4169
4170 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
4171 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
4172 #define PSDUNIT_CLKGATE_DIS REG_BIT(5)
4173
4174 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4175 #define CGPSF_CLKGATE_DIS (1 << 3)
4176
4177 /*
4178 * Display engine regs
4179 */
4180
4181 /* Pipe A CRC regs */
4182 #define _PIPE_CRC_CTL_A 0x60050
4183 #define PIPE_CRC_ENABLE (1 << 31)
4184 /* skl+ source selection */
4185 #define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4186 #define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4187 #define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4188 #define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4189 #define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4190 #define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4191 #define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4192 #define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
4193 /* ivb+ source selection */
4194 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4195 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4196 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
4197 /* ilk+ source selection */
4198 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4199 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4200 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4201 /* embedded DP port on the north display block, reserved on ivb */
4202 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4203 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
4204 /* vlv source selection */
4205 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4206 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4207 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4208 /* with DP port the pipe source is invalid */
4209 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4210 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4211 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4212 /* gen3+ source selection */
4213 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4214 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4215 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4216 /* with DP/TV port the pipe source is invalid */
4217 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4218 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4219 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4220 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4221 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4222 /* gen2 doesn't have source selection bits */
4223 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
4224
4225 #define _PIPE_CRC_RES_1_A_IVB 0x60064
4226 #define _PIPE_CRC_RES_2_A_IVB 0x60068
4227 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
4228 #define _PIPE_CRC_RES_4_A_IVB 0x60070
4229 #define _PIPE_CRC_RES_5_A_IVB 0x60074
4230
4231 #define _PIPE_CRC_RES_RED_A 0x60060
4232 #define _PIPE_CRC_RES_GREEN_A 0x60064
4233 #define _PIPE_CRC_RES_BLUE_A 0x60068
4234 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4235 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
4236
4237 /* Pipe B CRC regs */
4238 #define _PIPE_CRC_RES_1_B_IVB 0x61064
4239 #define _PIPE_CRC_RES_2_B_IVB 0x61068
4240 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
4241 #define _PIPE_CRC_RES_4_B_IVB 0x61070
4242 #define _PIPE_CRC_RES_5_B_IVB 0x61074
4243
4244 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4245 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4246 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4247 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4248 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4249 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4250
4251 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4252 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4253 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4254 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4255 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4256
4257 /* Pipe A timing regs */
4258 #define _HTOTAL_A 0x60000
4259 #define _HBLANK_A 0x60004
4260 #define _HSYNC_A 0x60008
4261 #define _VTOTAL_A 0x6000c
4262 #define _VBLANK_A 0x60010
4263 #define _VSYNC_A 0x60014
4264 #define _EXITLINE_A 0x60018
4265 #define _PIPEASRC 0x6001c
4266 #define _BCLRPAT_A 0x60020
4267 #define _VSYNCSHIFT_A 0x60028
4268 #define _PIPE_MULT_A 0x6002c
4269
4270 /* Pipe B timing regs */
4271 #define _HTOTAL_B 0x61000
4272 #define _HBLANK_B 0x61004
4273 #define _HSYNC_B 0x61008
4274 #define _VTOTAL_B 0x6100c
4275 #define _VBLANK_B 0x61010
4276 #define _VSYNC_B 0x61014
4277 #define _PIPEBSRC 0x6101c
4278 #define _BCLRPAT_B 0x61020
4279 #define _VSYNCSHIFT_B 0x61028
4280 #define _PIPE_MULT_B 0x6102c
4281
4282 /* DSI 0 timing regs */
4283 #define _HTOTAL_DSI0 0x6b000
4284 #define _HSYNC_DSI0 0x6b008
4285 #define _VTOTAL_DSI0 0x6b00c
4286 #define _VSYNC_DSI0 0x6b014
4287 #define _VSYNCSHIFT_DSI0 0x6b028
4288
4289 /* DSI 1 timing regs */
4290 #define _HTOTAL_DSI1 0x6b800
4291 #define _HSYNC_DSI1 0x6b808
4292 #define _VTOTAL_DSI1 0x6b80c
4293 #define _VSYNC_DSI1 0x6b814
4294 #define _VSYNCSHIFT_DSI1 0x6b828
4295
4296 #define TRANSCODER_A_OFFSET 0x60000
4297 #define TRANSCODER_B_OFFSET 0x61000
4298 #define TRANSCODER_C_OFFSET 0x62000
4299 #define CHV_TRANSCODER_C_OFFSET 0x63000
4300 #define TRANSCODER_D_OFFSET 0x63000
4301 #define TRANSCODER_EDP_OFFSET 0x6f000
4302 #define TRANSCODER_DSI0_OFFSET 0x6b000
4303 #define TRANSCODER_DSI1_OFFSET 0x6b800
4304
4305 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4306 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4307 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4308 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4309 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4310 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4311 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4312 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4313 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4314 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
4315
4316 #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4317 #define EXITLINE_ENABLE REG_BIT(31)
4318 #define EXITLINE_MASK REG_GENMASK(12, 0)
4319 #define EXITLINE_SHIFT 0
4320
4321 /*
4322 * HSW+ eDP PSR registers
4323 *
4324 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4325 * instance of it
4326 */
4327 #define _HSW_EDP_PSR_BASE 0x64800
4328 #define _SRD_CTL_A 0x60800
4329 #define _SRD_CTL_EDP 0x6f800
4330 #define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4331 #define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
4332 #define EDP_PSR_ENABLE (1 << 31)
4333 #define BDW_PSR_SINGLE_FRAME (1 << 30)
4334 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4335 #define EDP_PSR_LINK_STANDBY (1 << 27)
4336 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4337 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4338 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4339 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4340 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
4341 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4342 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4343 #define EDP_PSR_TP1_TP2_SEL (0 << 11)
4344 #define EDP_PSR_TP1_TP3_SEL (1 << 11)
4345 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
4346 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4347 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4348 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4349 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4350 #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
4351 #define EDP_PSR_TP1_TIME_500us (0 << 4)
4352 #define EDP_PSR_TP1_TIME_100us (1 << 4)
4353 #define EDP_PSR_TP1_TIME_2500us (2 << 4)
4354 #define EDP_PSR_TP1_TIME_0us (3 << 4)
4355 #define EDP_PSR_IDLE_FRAME_SHIFT 0
4356
4357 /*
4358 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4359 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4360 * it was for TRANSCODER_EDP)
4361 */
4362 #define EDP_PSR_IMR _MMIO(0x64834)
4363 #define EDP_PSR_IIR _MMIO(0x64838)
4364 #define _PSR_IMR_A 0x60814
4365 #define _PSR_IIR_A 0x60818
4366 #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4367 #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
4368 #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4369 0 : ((trans) - TRANSCODER_A + 1) * 8)
4370 #define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4371 #define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4372 #define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4373 #define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
4374
4375 #define _SRD_AUX_CTL_A 0x60810
4376 #define _SRD_AUX_CTL_EDP 0x6f810
4377 #define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
4378 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4379 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4380 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4381 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4382 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4383
4384 #define _SRD_AUX_DATA_A 0x60814
4385 #define _SRD_AUX_DATA_EDP 0x6f814
4386 #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
4387
4388 #define _SRD_STATUS_A 0x60840
4389 #define _SRD_STATUS_EDP 0x6f840
4390 #define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
4391 #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4392 #define EDP_PSR_STATUS_STATE_SHIFT 29
4393 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4394 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4395 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4396 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4397 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4398 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4399 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4400 #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4401 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4402 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4403 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
4404 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4405 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4406 #define EDP_PSR_STATUS_COUNT_SHIFT 16
4407 #define EDP_PSR_STATUS_COUNT_MASK 0xf
4408 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4409 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4410 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4411 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4412 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
4413 #define EDP_PSR_STATUS_IDLE_MASK 0xf
4414
4415 #define _SRD_PERF_CNT_A 0x60844
4416 #define _SRD_PERF_CNT_EDP 0x6f844
4417 #define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
4418 #define EDP_PSR_PERF_CNT_MASK 0xffffff
4419
4420 /* PSR_MASK on SKL+ */
4421 #define _SRD_DEBUG_A 0x60860
4422 #define _SRD_DEBUG_EDP 0x6f860
4423 #define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
4424 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4425 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4426 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4427 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4428 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
4429 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4430
4431 #define _PSR2_CTL_A 0x60900
4432 #define _PSR2_CTL_EDP 0x6f900
4433 #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4434 #define EDP_PSR2_ENABLE (1 << 31)
4435 #define EDP_SU_TRACK_ENABLE (1 << 30)
4436 #define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4437 #define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4438 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4439 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4440 #define EDP_PSR2_TP2_TIME_500us (0 << 8)
4441 #define EDP_PSR2_TP2_TIME_100us (1 << 8)
4442 #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4443 #define EDP_PSR2_TP2_TIME_50us (3 << 8)
4444 #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4445 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4446 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4447 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4448 #define EDP_PSR2_IDLE_FRAME_MASK 0xf
4449 #define EDP_PSR2_IDLE_FRAME_SHIFT 0
4450
4451 #define _PSR_EVENT_TRANS_A 0x60848
4452 #define _PSR_EVENT_TRANS_B 0x61848
4453 #define _PSR_EVENT_TRANS_C 0x62848
4454 #define _PSR_EVENT_TRANS_D 0x63848
4455 #define _PSR_EVENT_TRANS_EDP 0x6f848
4456 #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
4457 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4458 #define PSR_EVENT_PSR2_DISABLED (1 << 16)
4459 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4460 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4461 #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4462 #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4463 #define PSR_EVENT_MEMORY_UP (1 << 10)
4464 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4465 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4466 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4467 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
4468 #define PSR_EVENT_HDCP_ENABLE (1 << 4)
4469 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4470 #define PSR_EVENT_VBI_ENABLE (1 << 2)
4471 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4472 #define PSR_EVENT_PSR_DISABLE (1 << 0)
4473
4474 #define _PSR2_STATUS_A 0x60940
4475 #define _PSR2_STATUS_EDP 0x6f940
4476 #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
4477 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
4478 #define EDP_PSR2_STATUS_STATE_SHIFT 28
4479
4480 #define _PSR2_SU_STATUS_A 0x60914
4481 #define _PSR2_SU_STATUS_EDP 0x6f914
4482 #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4483 #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
4484 #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4485 #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4486 #define PSR2_SU_STATUS_FRAMES 8
4487
4488 /* VGA port control */
4489 #define ADPA _MMIO(0x61100)
4490 #define PCH_ADPA _MMIO(0xe1100)
4491 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
4492
4493 #define ADPA_DAC_ENABLE (1 << 31)
4494 #define ADPA_DAC_DISABLE 0
4495 #define ADPA_PIPE_SEL_SHIFT 30
4496 #define ADPA_PIPE_SEL_MASK (1 << 30)
4497 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4498 #define ADPA_PIPE_SEL_SHIFT_CPT 29
4499 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
4500 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4501 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4502 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4503 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4504 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4505 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4506 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4507 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4508 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4509 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4510 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4511 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4512 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4513 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4514 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4515 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4516 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4517 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4518 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4519 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4520 #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
4521 #define ADPA_SETS_HVPOLARITY 0
4522 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4523 #define ADPA_VSYNC_CNTL_ENABLE 0
4524 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4525 #define ADPA_HSYNC_CNTL_ENABLE 0
4526 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4527 #define ADPA_VSYNC_ACTIVE_LOW 0
4528 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4529 #define ADPA_HSYNC_ACTIVE_LOW 0
4530 #define ADPA_DPMS_MASK (~(3 << 10))
4531 #define ADPA_DPMS_ON (0 << 10)
4532 #define ADPA_DPMS_SUSPEND (1 << 10)
4533 #define ADPA_DPMS_STANDBY (2 << 10)
4534 #define ADPA_DPMS_OFF (3 << 10)
4535
4536
4537 /* Hotplug control (945+ only) */
4538 #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
4539 #define PORTB_HOTPLUG_INT_EN (1 << 29)
4540 #define PORTC_HOTPLUG_INT_EN (1 << 28)
4541 #define PORTD_HOTPLUG_INT_EN (1 << 27)
4542 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
4543 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
4544 #define TV_HOTPLUG_INT_EN (1 << 18)
4545 #define CRT_HOTPLUG_INT_EN (1 << 9)
4546 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4547 PORTC_HOTPLUG_INT_EN | \
4548 PORTD_HOTPLUG_INT_EN | \
4549 SDVOC_HOTPLUG_INT_EN | \
4550 SDVOB_HOTPLUG_INT_EN | \
4551 CRT_HOTPLUG_INT_EN)
4552 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
4553 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4554 /* must use period 64 on GM45 according to docs */
4555 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4556 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4557 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4558 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4559 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4560 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4561 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4562 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4563 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4564 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4565 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4566 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
4567
4568 #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4569 /*
4570 * HDMI/DP bits are g4x+
4571 *
4572 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4573 * Please check the detailed lore in the commit message for for experimental
4574 * evidence.
4575 */
4576 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4577 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4578 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4579 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4580 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4581 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
4582 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
4583 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
4584 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
4585 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4586 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
4587 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
4588 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4589 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
4590 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
4591 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4592 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
4593 /* CRT/TV common between gen3+ */
4594 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
4595 #define TV_HOTPLUG_INT_STATUS (1 << 10)
4596 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4597 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4598 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4599 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4600 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4601 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4602 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
4603 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4604
4605 /* SDVO is different across gen3/4 */
4606 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4607 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4608 /*
4609 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4610 * since reality corrobates that they're the same as on gen3. But keep these
4611 * bits here (and the comment!) to help any other lost wanderers back onto the
4612 * right tracks.
4613 */
4614 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4615 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4616 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4617 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
4618 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4619 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4620 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4621 PORTB_HOTPLUG_INT_STATUS | \
4622 PORTC_HOTPLUG_INT_STATUS | \
4623 PORTD_HOTPLUG_INT_STATUS)
4624
4625 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4626 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4627 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4628 PORTB_HOTPLUG_INT_STATUS | \
4629 PORTC_HOTPLUG_INT_STATUS | \
4630 PORTD_HOTPLUG_INT_STATUS)
4631
4632 /* SDVO and HDMI port control.
4633 * The same register may be used for SDVO or HDMI */
4634 #define _GEN3_SDVOB 0x61140
4635 #define _GEN3_SDVOC 0x61160
4636 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4637 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
4638 #define GEN4_HDMIB GEN3_SDVOB
4639 #define GEN4_HDMIC GEN3_SDVOC
4640 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4641 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4642 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4643 #define PCH_SDVOB _MMIO(0xe1140)
4644 #define PCH_HDMIB PCH_SDVOB
4645 #define PCH_HDMIC _MMIO(0xe1150)
4646 #define PCH_HDMID _MMIO(0xe1160)
4647
4648 #define PORT_DFT_I9XX _MMIO(0x61150)
4649 #define DC_BALANCE_RESET (1 << 25)
4650 #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
4651 #define DC_BALANCE_RESET_VLV (1 << 31)
4652 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4653 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
4654 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
4655 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
4656
4657 /* Gen 3 SDVO bits: */
4658 #define SDVO_ENABLE (1 << 31)
4659 #define SDVO_PIPE_SEL_SHIFT 30
4660 #define SDVO_PIPE_SEL_MASK (1 << 30)
4661 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4662 #define SDVO_STALL_SELECT (1 << 29)
4663 #define SDVO_INTERRUPT_ENABLE (1 << 26)
4664 /*
4665 * 915G/GM SDVO pixel multiplier.
4666 * Programmed value is multiplier - 1, up to 5x.
4667 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4668 */
4669 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
4670 #define SDVO_PORT_MULTIPLY_SHIFT 23
4671 #define SDVO_PHASE_SELECT_MASK (15 << 19)
4672 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4673 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4674 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4675 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4676 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4677 #define SDVO_DETECTED (1 << 2)
4678 /* Bits to be preserved when writing */
4679 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4680 SDVO_INTERRUPT_ENABLE)
4681 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4682
4683 /* Gen 4 SDVO/HDMI bits: */
4684 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
4685 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
4686 #define SDVO_ENCODING_SDVO (0 << 10)
4687 #define SDVO_ENCODING_HDMI (2 << 10)
4688 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4689 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4690 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
4691 #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
4692 /* VSYNC/HSYNC bits new with 965, default is to be set */
4693 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4694 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4695
4696 /* Gen 5 (IBX) SDVO/HDMI bits: */
4697 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
4698 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4699
4700 /* Gen 6 (CPT) SDVO/HDMI bits: */
4701 #define SDVO_PIPE_SEL_SHIFT_CPT 29
4702 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
4703 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4704
4705 /* CHV SDVO/HDMI bits: */
4706 #define SDVO_PIPE_SEL_SHIFT_CHV 24
4707 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4708 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4709
4710
4711 /* DVO port control */
4712 #define _DVOA 0x61120
4713 #define DVOA _MMIO(_DVOA)
4714 #define _DVOB 0x61140
4715 #define DVOB _MMIO(_DVOB)
4716 #define _DVOC 0x61160
4717 #define DVOC _MMIO(_DVOC)
4718 #define DVO_ENABLE (1 << 31)
4719 #define DVO_PIPE_SEL_SHIFT 30
4720 #define DVO_PIPE_SEL_MASK (1 << 30)
4721 #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
4722 #define DVO_PIPE_STALL_UNUSED (0 << 28)
4723 #define DVO_PIPE_STALL (1 << 28)
4724 #define DVO_PIPE_STALL_TV (2 << 28)
4725 #define DVO_PIPE_STALL_MASK (3 << 28)
4726 #define DVO_USE_VGA_SYNC (1 << 15)
4727 #define DVO_DATA_ORDER_I740 (0 << 14)
4728 #define DVO_DATA_ORDER_FP (1 << 14)
4729 #define DVO_VSYNC_DISABLE (1 << 11)
4730 #define DVO_HSYNC_DISABLE (1 << 10)
4731 #define DVO_VSYNC_TRISTATE (1 << 9)
4732 #define DVO_HSYNC_TRISTATE (1 << 8)
4733 #define DVO_BORDER_ENABLE (1 << 7)
4734 #define DVO_DATA_ORDER_GBRG (1 << 6)
4735 #define DVO_DATA_ORDER_RGGB (0 << 6)
4736 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4737 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4738 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4739 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4740 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4741 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4742 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4743 #define DVO_PRESERVE_MASK (0x7 << 24)
4744 #define DVOA_SRCDIM _MMIO(0x61124)
4745 #define DVOB_SRCDIM _MMIO(0x61144)
4746 #define DVOC_SRCDIM _MMIO(0x61164)
4747 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4748 #define DVO_SRCDIM_VERTICAL_SHIFT 0
4749
4750 /* LVDS port control */
4751 #define LVDS _MMIO(0x61180)
4752 /*
4753 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4754 * the DPLL semantics change when the LVDS is assigned to that pipe.
4755 */
4756 #define LVDS_PORT_EN (1 << 31)
4757 /* Selects pipe B for LVDS data. Must be set on pre-965. */
4758 #define LVDS_PIPE_SEL_SHIFT 30
4759 #define LVDS_PIPE_SEL_MASK (1 << 30)
4760 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4761 #define LVDS_PIPE_SEL_SHIFT_CPT 29
4762 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4763 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4764 /* LVDS dithering flag on 965/g4x platform */
4765 #define LVDS_ENABLE_DITHER (1 << 25)
4766 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
4767 #define LVDS_VSYNC_POLARITY (1 << 21)
4768 #define LVDS_HSYNC_POLARITY (1 << 20)
4769
4770 /* Enable border for unscaled (or aspect-scaled) display */
4771 #define LVDS_BORDER_ENABLE (1 << 15)
4772 /*
4773 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4774 * pixel.
4775 */
4776 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4777 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4778 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4779 /*
4780 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4781 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4782 * on.
4783 */
4784 #define LVDS_A3_POWER_MASK (3 << 6)
4785 #define LVDS_A3_POWER_DOWN (0 << 6)
4786 #define LVDS_A3_POWER_UP (3 << 6)
4787 /*
4788 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4789 * is set.
4790 */
4791 #define LVDS_CLKB_POWER_MASK (3 << 4)
4792 #define LVDS_CLKB_POWER_DOWN (0 << 4)
4793 #define LVDS_CLKB_POWER_UP (3 << 4)
4794 /*
4795 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4796 * setting for whether we are in dual-channel mode. The B3 pair will
4797 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4798 */
4799 #define LVDS_B0B3_POWER_MASK (3 << 2)
4800 #define LVDS_B0B3_POWER_DOWN (0 << 2)
4801 #define LVDS_B0B3_POWER_UP (3 << 2)
4802
4803 /* Video Data Island Packet control */
4804 #define VIDEO_DIP_DATA _MMIO(0x61178)
4805 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
4806 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4807 * of the infoframe structure specified by CEA-861. */
4808 #define VIDEO_DIP_DATA_SIZE 32
4809 #define VIDEO_DIP_GMP_DATA_SIZE 36
4810 #define VIDEO_DIP_VSC_DATA_SIZE 36
4811 #define VIDEO_DIP_PPS_DATA_SIZE 132
4812 #define VIDEO_DIP_CTL _MMIO(0x61170)
4813 /* Pre HSW: */
4814 #define VIDEO_DIP_ENABLE (1 << 31)
4815 #define VIDEO_DIP_PORT(port) ((port) << 29)
4816 #define VIDEO_DIP_PORT_MASK (3 << 29)
4817 #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
4818 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
4819 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
4820 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
4821 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
4822 #define VIDEO_DIP_SELECT_AVI (0 << 19)
4823 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4824 #define VIDEO_DIP_SELECT_GAMUT (2 << 19)
4825 #define VIDEO_DIP_SELECT_SPD (3 << 19)
4826 #define VIDEO_DIP_SELECT_MASK (3 << 19)
4827 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
4828 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4829 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
4830 #define VIDEO_DIP_FREQ_MASK (3 << 16)
4831 /* HSW and later: */
4832 #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
4833 #define PSR_VSC_BIT_7_SET (1 << 27)
4834 #define VSC_SELECT_MASK (0x3 << 25)
4835 #define VSC_SELECT_SHIFT 25
4836 #define VSC_DIP_HW_HEA_DATA (0 << 25)
4837 #define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4838 #define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4839 #define VSC_DIP_SW_HEA_DATA (3 << 25)
4840 #define VDIP_ENABLE_PPS (1 << 24)
4841 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4842 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
4843 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
4844 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4845 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
4846 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
4847
4848 /* Panel power sequencing */
4849 #define PPS_BASE 0x61200
4850 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4851 #define PCH_PPS_BASE 0xC7200
4852
4853 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4854 PPS_BASE + (reg) + \
4855 (pps_idx) * 0x100)
4856
4857 #define _PP_STATUS 0x61200
4858 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4859 #define PP_ON REG_BIT(31)
4860
4861 #define _PP_CONTROL_1 0xc7204
4862 #define _PP_CONTROL_2 0xc7304
4863 #define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4864 _PP_CONTROL_2)
4865 #define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
4866 #define VDD_OVERRIDE_FORCE REG_BIT(3)
4867 #define BACKLIGHT_ENABLE REG_BIT(2)
4868 #define PWR_DOWN_ON_RESET REG_BIT(1)
4869 #define PWR_STATE_TARGET REG_BIT(0)
4870 /*
4871 * Indicates that all dependencies of the panel are on:
4872 *
4873 * - PLL enabled
4874 * - pipe enabled
4875 * - LVDS/DVOB/DVOC on
4876 */
4877 #define PP_READY REG_BIT(30)
4878 #define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
4879 #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4880 #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4881 #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
4882 #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4883 #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
4884 #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4885 #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4886 #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4887 #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4888 #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4889 #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4890 #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4891 #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4892 #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
4893
4894 #define _PP_CONTROL 0x61204
4895 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4896 #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
4897 #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
4898 #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
4899 #define EDP_FORCE_VDD REG_BIT(3)
4900 #define EDP_BLC_ENABLE REG_BIT(2)
4901 #define PANEL_POWER_RESET REG_BIT(1)
4902 #define PANEL_POWER_ON REG_BIT(0)
4903
4904 #define _PP_ON_DELAYS 0x61208
4905 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
4906 #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
4907 #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4908 #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4909 #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4910 #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4911 #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
4912 #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
4913 #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
4914
4915 #define _PP_OFF_DELAYS 0x6120C
4916 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4917 #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
4918 #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
4919
4920 #define _PP_DIVISOR 0x61210
4921 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4922 #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
4923 #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
4924
4925 /* Panel fitting */
4926 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
4927 #define PFIT_ENABLE (1 << 31)
4928 #define PFIT_PIPE_MASK (3 << 29)
4929 #define PFIT_PIPE_SHIFT 29
4930 #define VERT_INTERP_DISABLE (0 << 10)
4931 #define VERT_INTERP_BILINEAR (1 << 10)
4932 #define VERT_INTERP_MASK (3 << 10)
4933 #define VERT_AUTO_SCALE (1 << 9)
4934 #define HORIZ_INTERP_DISABLE (0 << 6)
4935 #define HORIZ_INTERP_BILINEAR (1 << 6)
4936 #define HORIZ_INTERP_MASK (3 << 6)
4937 #define HORIZ_AUTO_SCALE (1 << 5)
4938 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
4939 #define PFIT_FILTER_FUZZY (0 << 24)
4940 #define PFIT_SCALING_AUTO (0 << 26)
4941 #define PFIT_SCALING_PROGRAMMED (1 << 26)
4942 #define PFIT_SCALING_PILLAR (2 << 26)
4943 #define PFIT_SCALING_LETTER (3 << 26)
4944 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
4945 /* Pre-965 */
4946 #define PFIT_VERT_SCALE_SHIFT 20
4947 #define PFIT_VERT_SCALE_MASK 0xfff00000
4948 #define PFIT_HORIZ_SCALE_SHIFT 4
4949 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4950 /* 965+ */
4951 #define PFIT_VERT_SCALE_SHIFT_965 16
4952 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4953 #define PFIT_HORIZ_SCALE_SHIFT_965 0
4954 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4955
4956 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
4957
4958 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4959 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
4960 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4961 _VLV_BLC_PWM_CTL2_B)
4962
4963 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4964 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
4965 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4966 _VLV_BLC_PWM_CTL_B)
4967
4968 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4969 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
4970 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4971 _VLV_BLC_HIST_CTL_B)
4972
4973 /* Backlight control */
4974 #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
4975 #define BLM_PWM_ENABLE (1 << 31)
4976 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4977 #define BLM_PIPE_SELECT (1 << 29)
4978 #define BLM_PIPE_SELECT_IVB (3 << 29)
4979 #define BLM_PIPE_A (0 << 29)
4980 #define BLM_PIPE_B (1 << 29)
4981 #define BLM_PIPE_C (2 << 29) /* ivb + */
4982 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4983 #define BLM_TRANSCODER_B BLM_PIPE_B
4984 #define BLM_TRANSCODER_C BLM_PIPE_C
4985 #define BLM_TRANSCODER_EDP (3 << 29)
4986 #define BLM_PIPE(pipe) ((pipe) << 29)
4987 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4988 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4989 #define BLM_PHASE_IN_ENABLE (1 << 25)
4990 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4991 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4992 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4993 #define BLM_PHASE_IN_COUNT_SHIFT (8)
4994 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4995 #define BLM_PHASE_IN_INCR_SHIFT (0)
4996 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
4997 #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4998 /*
4999 * This is the most significant 15 bits of the number of backlight cycles in a
5000 * complete cycle of the modulated backlight control.
5001 *
5002 * The actual value is this field multiplied by two.
5003 */
5004 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5005 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5006 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
5007 /*
5008 * This is the number of cycles out of the backlight modulation cycle for which
5009 * the backlight is on.
5010 *
5011 * This field must be no greater than the number of cycles in the complete
5012 * backlight modulation cycle.
5013 */
5014 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5015 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
5016 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5017 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
5018
5019 #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5020 #define BLM_HISTOGRAM_ENABLE (1 << 31)
5021
5022 /* New registers for PCH-split platforms. Safe where new bits show up, the
5023 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
5024 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5025 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
5026
5027 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
5028
5029 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5030 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
5031 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
5032 #define BLM_PCH_PWM_ENABLE (1 << 31)
5033 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5034 #define BLM_PCH_POLARITY (1 << 29)
5035 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
5036
5037 #define UTIL_PIN_CTL _MMIO(0x48400)
5038 #define UTIL_PIN_ENABLE (1 << 31)
5039 #define UTIL_PIN_PIPE_MASK (3 << 29)
5040 #define UTIL_PIN_PIPE(x) ((x) << 29)
5041 #define UTIL_PIN_MODE_MASK (0xf << 24)
5042 #define UTIL_PIN_MODE_DATA (0 << 24)
5043 #define UTIL_PIN_MODE_PWM (1 << 24)
5044 #define UTIL_PIN_MODE_VBLANK (4 << 24)
5045 #define UTIL_PIN_MODE_VSYNC (5 << 24)
5046 #define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
5047 #define UTIL_PIN_OUTPUT_DATA (1 << 23)
5048 #define UTIL_PIN_POLARITY (1 << 22)
5049 #define UTIL_PIN_DIRECTION_INPUT (1 << 19)
5050 #define UTIL_PIN_INPUT_DATA (1 << 16)
5051
5052 /* BXT backlight register definition. */
5053 #define _BXT_BLC_PWM_CTL1 0xC8250
5054 #define BXT_BLC_PWM_ENABLE (1 << 31)
5055 #define BXT_BLC_PWM_POLARITY (1 << 29)
5056 #define _BXT_BLC_PWM_FREQ1 0xC8254
5057 #define _BXT_BLC_PWM_DUTY1 0xC8258
5058
5059 #define _BXT_BLC_PWM_CTL2 0xC8350
5060 #define _BXT_BLC_PWM_FREQ2 0xC8354
5061 #define _BXT_BLC_PWM_DUTY2 0xC8358
5062
5063 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
5064 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
5065 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
5066 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
5067 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
5068 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
5069
5070 #define PCH_GTC_CTL _MMIO(0xe7000)
5071 #define PCH_GTC_ENABLE (1 << 31)
5072
5073 /* TV port control */
5074 #define TV_CTL _MMIO(0x68000)
5075 /* Enables the TV encoder */
5076 # define TV_ENC_ENABLE (1 << 31)
5077 /* Sources the TV encoder input from pipe B instead of A. */
5078 # define TV_ENC_PIPE_SEL_SHIFT 30
5079 # define TV_ENC_PIPE_SEL_MASK (1 << 30)
5080 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
5081 /* Outputs composite video (DAC A only) */
5082 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
5083 /* Outputs SVideo video (DAC B/C) */
5084 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
5085 /* Outputs Component video (DAC A/B/C) */
5086 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
5087 /* Outputs Composite and SVideo (DAC A/B/C) */
5088 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5089 # define TV_TRILEVEL_SYNC (1 << 21)
5090 /* Enables slow sync generation (945GM only) */
5091 # define TV_SLOW_SYNC (1 << 20)
5092 /* Selects 4x oversampling for 480i and 576p */
5093 # define TV_OVERSAMPLE_4X (0 << 18)
5094 /* Selects 2x oversampling for 720p and 1080i */
5095 # define TV_OVERSAMPLE_2X (1 << 18)
5096 /* Selects no oversampling for 1080p */
5097 # define TV_OVERSAMPLE_NONE (2 << 18)
5098 /* Selects 8x oversampling */
5099 # define TV_OVERSAMPLE_8X (3 << 18)
5100 # define TV_OVERSAMPLE_MASK (3 << 18)
5101 /* Selects progressive mode rather than interlaced */
5102 # define TV_PROGRESSIVE (1 << 17)
5103 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
5104 # define TV_PAL_BURST (1 << 16)
5105 /* Field for setting delay of Y compared to C */
5106 # define TV_YC_SKEW_MASK (7 << 12)
5107 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
5108 # define TV_ENC_SDP_FIX (1 << 11)
5109 /*
5110 * Enables a fix for the 915GM only.
5111 *
5112 * Not sure what it does.
5113 */
5114 # define TV_ENC_C0_FIX (1 << 10)
5115 /* Bits that must be preserved by software */
5116 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
5117 # define TV_FUSE_STATE_MASK (3 << 4)
5118 /* Read-only state that reports all features enabled */
5119 # define TV_FUSE_STATE_ENABLED (0 << 4)
5120 /* Read-only state that reports that Macrovision is disabled in hardware*/
5121 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
5122 /* Read-only state that reports that TV-out is disabled in hardware. */
5123 # define TV_FUSE_STATE_DISABLED (2 << 4)
5124 /* Normal operation */
5125 # define TV_TEST_MODE_NORMAL (0 << 0)
5126 /* Encoder test pattern 1 - combo pattern */
5127 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
5128 /* Encoder test pattern 2 - full screen vertical 75% color bars */
5129 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
5130 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
5131 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
5132 /* Encoder test pattern 4 - random noise */
5133 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
5134 /* Encoder test pattern 5 - linear color ramps */
5135 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
5136 /*
5137 * This test mode forces the DACs to 50% of full output.
5138 *
5139 * This is used for load detection in combination with TVDAC_SENSE_MASK
5140 */
5141 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5142 # define TV_TEST_MODE_MASK (7 << 0)
5143
5144 #define TV_DAC _MMIO(0x68004)
5145 # define TV_DAC_SAVE 0x00ffff00
5146 /*
5147 * Reports that DAC state change logic has reported change (RO).
5148 *
5149 * This gets cleared when TV_DAC_STATE_EN is cleared
5150 */
5151 # define TVDAC_STATE_CHG (1 << 31)
5152 # define TVDAC_SENSE_MASK (7 << 28)
5153 /* Reports that DAC A voltage is above the detect threshold */
5154 # define TVDAC_A_SENSE (1 << 30)
5155 /* Reports that DAC B voltage is above the detect threshold */
5156 # define TVDAC_B_SENSE (1 << 29)
5157 /* Reports that DAC C voltage is above the detect threshold */
5158 # define TVDAC_C_SENSE (1 << 28)
5159 /*
5160 * Enables DAC state detection logic, for load-based TV detection.
5161 *
5162 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5163 * to off, for load detection to work.
5164 */
5165 # define TVDAC_STATE_CHG_EN (1 << 27)
5166 /* Sets the DAC A sense value to high */
5167 # define TVDAC_A_SENSE_CTL (1 << 26)
5168 /* Sets the DAC B sense value to high */
5169 # define TVDAC_B_SENSE_CTL (1 << 25)
5170 /* Sets the DAC C sense value to high */
5171 # define TVDAC_C_SENSE_CTL (1 << 24)
5172 /* Overrides the ENC_ENABLE and DAC voltage levels */
5173 # define DAC_CTL_OVERRIDE (1 << 7)
5174 /* Sets the slew rate. Must be preserved in software */
5175 # define ENC_TVDAC_SLEW_FAST (1 << 6)
5176 # define DAC_A_1_3_V (0 << 4)
5177 # define DAC_A_1_1_V (1 << 4)
5178 # define DAC_A_0_7_V (2 << 4)
5179 # define DAC_A_MASK (3 << 4)
5180 # define DAC_B_1_3_V (0 << 2)
5181 # define DAC_B_1_1_V (1 << 2)
5182 # define DAC_B_0_7_V (2 << 2)
5183 # define DAC_B_MASK (3 << 2)
5184 # define DAC_C_1_3_V (0 << 0)
5185 # define DAC_C_1_1_V (1 << 0)
5186 # define DAC_C_0_7_V (2 << 0)
5187 # define DAC_C_MASK (3 << 0)
5188
5189 /*
5190 * CSC coefficients are stored in a floating point format with 9 bits of
5191 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5192 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5193 * -1 (0x3) being the only legal negative value.
5194 */
5195 #define TV_CSC_Y _MMIO(0x68010)
5196 # define TV_RY_MASK 0x07ff0000
5197 # define TV_RY_SHIFT 16
5198 # define TV_GY_MASK 0x00000fff
5199 # define TV_GY_SHIFT 0
5200
5201 #define TV_CSC_Y2 _MMIO(0x68014)
5202 # define TV_BY_MASK 0x07ff0000
5203 # define TV_BY_SHIFT 16
5204 /*
5205 * Y attenuation for component video.
5206 *
5207 * Stored in 1.9 fixed point.
5208 */
5209 # define TV_AY_MASK 0x000003ff
5210 # define TV_AY_SHIFT 0
5211
5212 #define TV_CSC_U _MMIO(0x68018)
5213 # define TV_RU_MASK 0x07ff0000
5214 # define TV_RU_SHIFT 16
5215 # define TV_GU_MASK 0x000007ff
5216 # define TV_GU_SHIFT 0
5217
5218 #define TV_CSC_U2 _MMIO(0x6801c)
5219 # define TV_BU_MASK 0x07ff0000
5220 # define TV_BU_SHIFT 16
5221 /*
5222 * U attenuation for component video.
5223 *
5224 * Stored in 1.9 fixed point.
5225 */
5226 # define TV_AU_MASK 0x000003ff
5227 # define TV_AU_SHIFT 0
5228
5229 #define TV_CSC_V _MMIO(0x68020)
5230 # define TV_RV_MASK 0x0fff0000
5231 # define TV_RV_SHIFT 16
5232 # define TV_GV_MASK 0x000007ff
5233 # define TV_GV_SHIFT 0
5234
5235 #define TV_CSC_V2 _MMIO(0x68024)
5236 # define TV_BV_MASK 0x07ff0000
5237 # define TV_BV_SHIFT 16
5238 /*
5239 * V attenuation for component video.
5240 *
5241 * Stored in 1.9 fixed point.
5242 */
5243 # define TV_AV_MASK 0x000007ff
5244 # define TV_AV_SHIFT 0
5245
5246 #define TV_CLR_KNOBS _MMIO(0x68028)
5247 /* 2s-complement brightness adjustment */
5248 # define TV_BRIGHTNESS_MASK 0xff000000
5249 # define TV_BRIGHTNESS_SHIFT 24
5250 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5251 # define TV_CONTRAST_MASK 0x00ff0000
5252 # define TV_CONTRAST_SHIFT 16
5253 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5254 # define TV_SATURATION_MASK 0x0000ff00
5255 # define TV_SATURATION_SHIFT 8
5256 /* Hue adjustment, as an integer phase angle in degrees */
5257 # define TV_HUE_MASK 0x000000ff
5258 # define TV_HUE_SHIFT 0
5259
5260 #define TV_CLR_LEVEL _MMIO(0x6802c)
5261 /* Controls the DAC level for black */
5262 # define TV_BLACK_LEVEL_MASK 0x01ff0000
5263 # define TV_BLACK_LEVEL_SHIFT 16
5264 /* Controls the DAC level for blanking */
5265 # define TV_BLANK_LEVEL_MASK 0x000001ff
5266 # define TV_BLANK_LEVEL_SHIFT 0
5267
5268 #define TV_H_CTL_1 _MMIO(0x68030)
5269 /* Number of pixels in the hsync. */
5270 # define TV_HSYNC_END_MASK 0x1fff0000
5271 # define TV_HSYNC_END_SHIFT 16
5272 /* Total number of pixels minus one in the line (display and blanking). */
5273 # define TV_HTOTAL_MASK 0x00001fff
5274 # define TV_HTOTAL_SHIFT 0
5275
5276 #define TV_H_CTL_2 _MMIO(0x68034)
5277 /* Enables the colorburst (needed for non-component color) */
5278 # define TV_BURST_ENA (1 << 31)
5279 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5280 # define TV_HBURST_START_SHIFT 16
5281 # define TV_HBURST_START_MASK 0x1fff0000
5282 /* Length of the colorburst */
5283 # define TV_HBURST_LEN_SHIFT 0
5284 # define TV_HBURST_LEN_MASK 0x0001fff
5285
5286 #define TV_H_CTL_3 _MMIO(0x68038)
5287 /* End of hblank, measured in pixels minus one from start of hsync */
5288 # define TV_HBLANK_END_SHIFT 16
5289 # define TV_HBLANK_END_MASK 0x1fff0000
5290 /* Start of hblank, measured in pixels minus one from start of hsync */
5291 # define TV_HBLANK_START_SHIFT 0
5292 # define TV_HBLANK_START_MASK 0x0001fff
5293
5294 #define TV_V_CTL_1 _MMIO(0x6803c)
5295 /* XXX */
5296 # define TV_NBR_END_SHIFT 16
5297 # define TV_NBR_END_MASK 0x07ff0000
5298 /* XXX */
5299 # define TV_VI_END_F1_SHIFT 8
5300 # define TV_VI_END_F1_MASK 0x00003f00
5301 /* XXX */
5302 # define TV_VI_END_F2_SHIFT 0
5303 # define TV_VI_END_F2_MASK 0x0000003f
5304
5305 #define TV_V_CTL_2 _MMIO(0x68040)
5306 /* Length of vsync, in half lines */
5307 # define TV_VSYNC_LEN_MASK 0x07ff0000
5308 # define TV_VSYNC_LEN_SHIFT 16
5309 /* Offset of the start of vsync in field 1, measured in one less than the
5310 * number of half lines.
5311 */
5312 # define TV_VSYNC_START_F1_MASK 0x00007f00
5313 # define TV_VSYNC_START_F1_SHIFT 8
5314 /*
5315 * Offset of the start of vsync in field 2, measured in one less than the
5316 * number of half lines.
5317 */
5318 # define TV_VSYNC_START_F2_MASK 0x0000007f
5319 # define TV_VSYNC_START_F2_SHIFT 0
5320
5321 #define TV_V_CTL_3 _MMIO(0x68044)
5322 /* Enables generation of the equalization signal */
5323 # define TV_EQUAL_ENA (1 << 31)
5324 /* Length of vsync, in half lines */
5325 # define TV_VEQ_LEN_MASK 0x007f0000
5326 # define TV_VEQ_LEN_SHIFT 16
5327 /* Offset of the start of equalization in field 1, measured in one less than
5328 * the number of half lines.
5329 */
5330 # define TV_VEQ_START_F1_MASK 0x0007f00
5331 # define TV_VEQ_START_F1_SHIFT 8
5332 /*
5333 * Offset of the start of equalization in field 2, measured in one less than
5334 * the number of half lines.
5335 */
5336 # define TV_VEQ_START_F2_MASK 0x000007f
5337 # define TV_VEQ_START_F2_SHIFT 0
5338
5339 #define TV_V_CTL_4 _MMIO(0x68048)
5340 /*
5341 * Offset to start of vertical colorburst, measured in one less than the
5342 * number of lines from vertical start.
5343 */
5344 # define TV_VBURST_START_F1_MASK 0x003f0000
5345 # define TV_VBURST_START_F1_SHIFT 16
5346 /*
5347 * Offset to the end of vertical colorburst, measured in one less than the
5348 * number of lines from the start of NBR.
5349 */
5350 # define TV_VBURST_END_F1_MASK 0x000000ff
5351 # define TV_VBURST_END_F1_SHIFT 0
5352
5353 #define TV_V_CTL_5 _MMIO(0x6804c)
5354 /*
5355 * Offset to start of vertical colorburst, measured in one less than the
5356 * number of lines from vertical start.
5357 */
5358 # define TV_VBURST_START_F2_MASK 0x003f0000
5359 # define TV_VBURST_START_F2_SHIFT 16
5360 /*
5361 * Offset to the end of vertical colorburst, measured in one less than the
5362 * number of lines from the start of NBR.
5363 */
5364 # define TV_VBURST_END_F2_MASK 0x000000ff
5365 # define TV_VBURST_END_F2_SHIFT 0
5366
5367 #define TV_V_CTL_6 _MMIO(0x68050)
5368 /*
5369 * Offset to start of vertical colorburst, measured in one less than the
5370 * number of lines from vertical start.
5371 */
5372 # define TV_VBURST_START_F3_MASK 0x003f0000
5373 # define TV_VBURST_START_F3_SHIFT 16
5374 /*
5375 * Offset to the end of vertical colorburst, measured in one less than the
5376 * number of lines from the start of NBR.
5377 */
5378 # define TV_VBURST_END_F3_MASK 0x000000ff
5379 # define TV_VBURST_END_F3_SHIFT 0
5380
5381 #define TV_V_CTL_7 _MMIO(0x68054)
5382 /*
5383 * Offset to start of vertical colorburst, measured in one less than the
5384 * number of lines from vertical start.
5385 */
5386 # define TV_VBURST_START_F4_MASK 0x003f0000
5387 # define TV_VBURST_START_F4_SHIFT 16
5388 /*
5389 * Offset to the end of vertical colorburst, measured in one less than the
5390 * number of lines from the start of NBR.
5391 */
5392 # define TV_VBURST_END_F4_MASK 0x000000ff
5393 # define TV_VBURST_END_F4_SHIFT 0
5394
5395 #define TV_SC_CTL_1 _MMIO(0x68060)
5396 /* Turns on the first subcarrier phase generation DDA */
5397 # define TV_SC_DDA1_EN (1 << 31)
5398 /* Turns on the first subcarrier phase generation DDA */
5399 # define TV_SC_DDA2_EN (1 << 30)
5400 /* Turns on the first subcarrier phase generation DDA */
5401 # define TV_SC_DDA3_EN (1 << 29)
5402 /* Sets the subcarrier DDA to reset frequency every other field */
5403 # define TV_SC_RESET_EVERY_2 (0 << 24)
5404 /* Sets the subcarrier DDA to reset frequency every fourth field */
5405 # define TV_SC_RESET_EVERY_4 (1 << 24)
5406 /* Sets the subcarrier DDA to reset frequency every eighth field */
5407 # define TV_SC_RESET_EVERY_8 (2 << 24)
5408 /* Sets the subcarrier DDA to never reset the frequency */
5409 # define TV_SC_RESET_NEVER (3 << 24)
5410 /* Sets the peak amplitude of the colorburst.*/
5411 # define TV_BURST_LEVEL_MASK 0x00ff0000
5412 # define TV_BURST_LEVEL_SHIFT 16
5413 /* Sets the increment of the first subcarrier phase generation DDA */
5414 # define TV_SCDDA1_INC_MASK 0x00000fff
5415 # define TV_SCDDA1_INC_SHIFT 0
5416
5417 #define TV_SC_CTL_2 _MMIO(0x68064)
5418 /* Sets the rollover for the second subcarrier phase generation DDA */
5419 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
5420 # define TV_SCDDA2_SIZE_SHIFT 16
5421 /* Sets the increent of the second subcarrier phase generation DDA */
5422 # define TV_SCDDA2_INC_MASK 0x00007fff
5423 # define TV_SCDDA2_INC_SHIFT 0
5424
5425 #define TV_SC_CTL_3 _MMIO(0x68068)
5426 /* Sets the rollover for the third subcarrier phase generation DDA */
5427 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
5428 # define TV_SCDDA3_SIZE_SHIFT 16
5429 /* Sets the increent of the third subcarrier phase generation DDA */
5430 # define TV_SCDDA3_INC_MASK 0x00007fff
5431 # define TV_SCDDA3_INC_SHIFT 0
5432
5433 #define TV_WIN_POS _MMIO(0x68070)
5434 /* X coordinate of the display from the start of horizontal active */
5435 # define TV_XPOS_MASK 0x1fff0000
5436 # define TV_XPOS_SHIFT 16
5437 /* Y coordinate of the display from the start of vertical active (NBR) */
5438 # define TV_YPOS_MASK 0x00000fff
5439 # define TV_YPOS_SHIFT 0
5440
5441 #define TV_WIN_SIZE _MMIO(0x68074)
5442 /* Horizontal size of the display window, measured in pixels*/
5443 # define TV_XSIZE_MASK 0x1fff0000
5444 # define TV_XSIZE_SHIFT 16
5445 /*
5446 * Vertical size of the display window, measured in pixels.
5447 *
5448 * Must be even for interlaced modes.
5449 */
5450 # define TV_YSIZE_MASK 0x00000fff
5451 # define TV_YSIZE_SHIFT 0
5452
5453 #define TV_FILTER_CTL_1 _MMIO(0x68080)
5454 /*
5455 * Enables automatic scaling calculation.
5456 *
5457 * If set, the rest of the registers are ignored, and the calculated values can
5458 * be read back from the register.
5459 */
5460 # define TV_AUTO_SCALE (1 << 31)
5461 /*
5462 * Disables the vertical filter.
5463 *
5464 * This is required on modes more than 1024 pixels wide */
5465 # define TV_V_FILTER_BYPASS (1 << 29)
5466 /* Enables adaptive vertical filtering */
5467 # define TV_VADAPT (1 << 28)
5468 # define TV_VADAPT_MODE_MASK (3 << 26)
5469 /* Selects the least adaptive vertical filtering mode */
5470 # define TV_VADAPT_MODE_LEAST (0 << 26)
5471 /* Selects the moderately adaptive vertical filtering mode */
5472 # define TV_VADAPT_MODE_MODERATE (1 << 26)
5473 /* Selects the most adaptive vertical filtering mode */
5474 # define TV_VADAPT_MODE_MOST (3 << 26)
5475 /*
5476 * Sets the horizontal scaling factor.
5477 *
5478 * This should be the fractional part of the horizontal scaling factor divided
5479 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5480 *
5481 * (src width - 1) / ((oversample * dest width) - 1)
5482 */
5483 # define TV_HSCALE_FRAC_MASK 0x00003fff
5484 # define TV_HSCALE_FRAC_SHIFT 0
5485
5486 #define TV_FILTER_CTL_2 _MMIO(0x68084)
5487 /*
5488 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5489 *
5490 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5491 */
5492 # define TV_VSCALE_INT_MASK 0x00038000
5493 # define TV_VSCALE_INT_SHIFT 15
5494 /*
5495 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5496 *
5497 * \sa TV_VSCALE_INT_MASK
5498 */
5499 # define TV_VSCALE_FRAC_MASK 0x00007fff
5500 # define TV_VSCALE_FRAC_SHIFT 0
5501
5502 #define TV_FILTER_CTL_3 _MMIO(0x68088)
5503 /*
5504 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5505 *
5506 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5507 *
5508 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5509 */
5510 # define TV_VSCALE_IP_INT_MASK 0x00038000
5511 # define TV_VSCALE_IP_INT_SHIFT 15
5512 /*
5513 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5514 *
5515 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5516 *
5517 * \sa TV_VSCALE_IP_INT_MASK
5518 */
5519 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5520 # define TV_VSCALE_IP_FRAC_SHIFT 0
5521
5522 #define TV_CC_CONTROL _MMIO(0x68090)
5523 # define TV_CC_ENABLE (1 << 31)
5524 /*
5525 * Specifies which field to send the CC data in.
5526 *
5527 * CC data is usually sent in field 0.
5528 */
5529 # define TV_CC_FID_MASK (1 << 27)
5530 # define TV_CC_FID_SHIFT 27
5531 /* Sets the horizontal position of the CC data. Usually 135. */
5532 # define TV_CC_HOFF_MASK 0x03ff0000
5533 # define TV_CC_HOFF_SHIFT 16
5534 /* Sets the vertical position of the CC data. Usually 21 */
5535 # define TV_CC_LINE_MASK 0x0000003f
5536 # define TV_CC_LINE_SHIFT 0
5537
5538 #define TV_CC_DATA _MMIO(0x68094)
5539 # define TV_CC_RDY (1 << 31)
5540 /* Second word of CC data to be transmitted. */
5541 # define TV_CC_DATA_2_MASK 0x007f0000
5542 # define TV_CC_DATA_2_SHIFT 16
5543 /* First word of CC data to be transmitted. */
5544 # define TV_CC_DATA_1_MASK 0x0000007f
5545 # define TV_CC_DATA_1_SHIFT 0
5546
5547 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5548 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5549 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5550 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
5551
5552 /* Display Port */
5553 #define DP_A _MMIO(0x64000) /* eDP */
5554 #define DP_B _MMIO(0x64100)
5555 #define DP_C _MMIO(0x64200)
5556 #define DP_D _MMIO(0x64300)
5557
5558 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5559 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5560 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
5561
5562 #define DP_PORT_EN (1 << 31)
5563 #define DP_PIPE_SEL_SHIFT 30
5564 #define DP_PIPE_SEL_MASK (1 << 30)
5565 #define DP_PIPE_SEL(pipe) ((pipe) << 30)
5566 #define DP_PIPE_SEL_SHIFT_IVB 29
5567 #define DP_PIPE_SEL_MASK_IVB (3 << 29)
5568 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5569 #define DP_PIPE_SEL_SHIFT_CHV 16
5570 #define DP_PIPE_SEL_MASK_CHV (3 << 16)
5571 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
5572
5573 /* Link training mode - select a suitable mode for each stage */
5574 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
5575 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
5576 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5577 #define DP_LINK_TRAIN_OFF (3 << 28)
5578 #define DP_LINK_TRAIN_MASK (3 << 28)
5579 #define DP_LINK_TRAIN_SHIFT 28
5580
5581 /* CPT Link training mode */
5582 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5583 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5584 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5585 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5586 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5587 #define DP_LINK_TRAIN_SHIFT_CPT 8
5588
5589 /* Signal voltages. These are mostly controlled by the other end */
5590 #define DP_VOLTAGE_0_4 (0 << 25)
5591 #define DP_VOLTAGE_0_6 (1 << 25)
5592 #define DP_VOLTAGE_0_8 (2 << 25)
5593 #define DP_VOLTAGE_1_2 (3 << 25)
5594 #define DP_VOLTAGE_MASK (7 << 25)
5595 #define DP_VOLTAGE_SHIFT 25
5596
5597 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5598 * they want
5599 */
5600 #define DP_PRE_EMPHASIS_0 (0 << 22)
5601 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
5602 #define DP_PRE_EMPHASIS_6 (2 << 22)
5603 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
5604 #define DP_PRE_EMPHASIS_MASK (7 << 22)
5605 #define DP_PRE_EMPHASIS_SHIFT 22
5606
5607 /* How many wires to use. I guess 3 was too hard */
5608 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
5609 #define DP_PORT_WIDTH_MASK (7 << 19)
5610 #define DP_PORT_WIDTH_SHIFT 19
5611
5612 /* Mystic DPCD version 1.1 special mode */
5613 #define DP_ENHANCED_FRAMING (1 << 18)
5614
5615 /* eDP */
5616 #define DP_PLL_FREQ_270MHZ (0 << 16)
5617 #define DP_PLL_FREQ_162MHZ (1 << 16)
5618 #define DP_PLL_FREQ_MASK (3 << 16)
5619
5620 /* locked once port is enabled */
5621 #define DP_PORT_REVERSAL (1 << 15)
5622
5623 /* eDP */
5624 #define DP_PLL_ENABLE (1 << 14)
5625
5626 /* sends the clock on lane 15 of the PEG for debug */
5627 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5628
5629 #define DP_SCRAMBLING_DISABLE (1 << 12)
5630 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
5631
5632 /* limit RGB values to avoid confusing TVs */
5633 #define DP_COLOR_RANGE_16_235 (1 << 8)
5634
5635 /* Turn on the audio link */
5636 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5637
5638 /* vs and hs sync polarity */
5639 #define DP_SYNC_VS_HIGH (1 << 4)
5640 #define DP_SYNC_HS_HIGH (1 << 3)
5641
5642 /* A fantasy */
5643 #define DP_DETECTED (1 << 2)
5644
5645 /* The aux channel provides a way to talk to the
5646 * signal sink for DDC etc. Max packet size supported
5647 * is 20 bytes in each direction, hence the 5 fixed
5648 * data registers
5649 */
5650 #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5651 #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5652
5653 #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5654 #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5655
5656 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5657 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5658
5659 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5660 #define DP_AUX_CH_CTL_DONE (1 << 30)
5661 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5662 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5663 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5664 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5665 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5666 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
5667 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5668 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5669 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5670 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5671 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5672 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5673 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5674 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5675 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5676 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5677 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5678 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5679 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
5680 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5681 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5682 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
5683 #define DP_AUX_CH_CTL_TBT_IO (1 << 11)
5684 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
5685 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5686 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
5687
5688 /*
5689 * Computing GMCH M and N values for the Display Port link
5690 *
5691 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5692 *
5693 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5694 *
5695 * The GMCH value is used internally
5696 *
5697 * bytes_per_pixel is the number of bytes coming out of the plane,
5698 * which is after the LUTs, so we want the bytes for our color format.
5699 * For our current usage, this is always 3, one byte for R, G and B.
5700 */
5701 #define _PIPEA_DATA_M_G4X 0x70050
5702 #define _PIPEB_DATA_M_G4X 0x71050
5703
5704 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5705 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
5706 #define TU_SIZE_SHIFT 25
5707 #define TU_SIZE_MASK (0x3f << 25)
5708
5709 #define DATA_LINK_M_N_MASK (0xffffff)
5710 #define DATA_LINK_N_MAX (0x800000)
5711
5712 #define _PIPEA_DATA_N_G4X 0x70054
5713 #define _PIPEB_DATA_N_G4X 0x71054
5714 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
5715
5716 /*
5717 * Computing Link M and N values for the Display Port link
5718 *
5719 * Link M / N = pixel_clock / ls_clk
5720 *
5721 * (the DP spec calls pixel_clock the 'strm_clk')
5722 *
5723 * The Link value is transmitted in the Main Stream
5724 * Attributes and VB-ID.
5725 */
5726
5727 #define _PIPEA_LINK_M_G4X 0x70060
5728 #define _PIPEB_LINK_M_G4X 0x71060
5729 #define PIPEA_DP_LINK_M_MASK (0xffffff)
5730
5731 #define _PIPEA_LINK_N_G4X 0x70064
5732 #define _PIPEB_LINK_N_G4X 0x71064
5733 #define PIPEA_DP_LINK_N_MASK (0xffffff)
5734
5735 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5736 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5737 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5738 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
5739
5740 /* Display & cursor control */
5741
5742 /* Pipe A */
5743 #define _PIPEADSL 0x70000
5744 #define DSL_LINEMASK_GEN2 0x00000fff
5745 #define DSL_LINEMASK_GEN3 0x00001fff
5746 #define _PIPEACONF 0x70008
5747 #define PIPECONF_ENABLE (1 << 31)
5748 #define PIPECONF_DISABLE 0
5749 #define PIPECONF_DOUBLE_WIDE (1 << 30)
5750 #define I965_PIPECONF_ACTIVE (1 << 30)
5751 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5752 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
5753 #define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
5754 #define PIPECONF_SINGLE_WIDE 0
5755 #define PIPECONF_PIPE_UNLOCKED 0
5756 #define PIPECONF_PIPE_LOCKED (1 << 25)
5757 #define PIPECONF_FORCE_BORDER (1 << 25)
5758 #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5759 #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5760 #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5761 #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5762 #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5763 #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5764 #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5765 #define PIPECONF_GAMMA_MODE_SHIFT 24
5766 #define PIPECONF_INTERLACE_MASK (7 << 21)
5767 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
5768 /* Note that pre-gen3 does not support interlaced display directly. Panel
5769 * fitting must be disabled on pre-ilk for interlaced. */
5770 #define PIPECONF_PROGRESSIVE (0 << 21)
5771 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5772 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5773 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5774 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5775 /* Ironlake and later have a complete new set of values for interlaced. PFIT
5776 * means panel fitter required, PF means progressive fetch, DBL means power
5777 * saving pixel doubling. */
5778 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5779 #define PIPECONF_INTERLACED_ILK (3 << 21)
5780 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5781 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
5782 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
5783 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5784 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
5785 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
5786 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
5787 #define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5788 #define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5789 #define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5790 #define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
5791 #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
5792 #define PIPECONF_BPC_MASK (0x7 << 5)
5793 #define PIPECONF_8BPC (0 << 5)
5794 #define PIPECONF_10BPC (1 << 5)
5795 #define PIPECONF_6BPC (2 << 5)
5796 #define PIPECONF_12BPC (3 << 5)
5797 #define PIPECONF_DITHER_EN (1 << 4)
5798 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5799 #define PIPECONF_DITHER_TYPE_SP (0 << 2)
5800 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5801 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5802 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
5803 #define _PIPEASTAT 0x70024
5804 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5805 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5806 #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5807 #define PIPE_CRC_DONE_ENABLE (1UL << 28)
5808 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5809 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5810 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5811 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5812 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5813 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5814 #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5815 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5816 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5817 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5818 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5819 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5820 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5821 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5822 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5823 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5824 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5825 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5826 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5827 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5828 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5829 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5830 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5831 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5832 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5833 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5834 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5835 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5836 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5837 #define PIPE_DPST_EVENT_STATUS (1UL << 7)
5838 #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5839 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5840 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5841 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5842 #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5843 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5844 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5845 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5846 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5847 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5848 #define PIPE_HBLANK_INT_STATUS (1UL << 0)
5849 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
5850
5851 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5852 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5853
5854 #define PIPE_A_OFFSET 0x70000
5855 #define PIPE_B_OFFSET 0x71000
5856 #define PIPE_C_OFFSET 0x72000
5857 #define PIPE_D_OFFSET 0x73000
5858 #define CHV_PIPE_C_OFFSET 0x74000
5859 /*
5860 * There's actually no pipe EDP. Some pipe registers have
5861 * simply shifted from the pipe to the transcoder, while
5862 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5863 * to access such registers in transcoder EDP.
5864 */
5865 #define PIPE_EDP_OFFSET 0x7f000
5866
5867 /* ICL DSI 0 and 1 */
5868 #define PIPE_DSI0_OFFSET 0x7b000
5869 #define PIPE_DSI1_OFFSET 0x7b800
5870
5871 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5872 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5873 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5874 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5875 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5876
5877 #define _PIPEAGCMAX 0x70010
5878 #define _PIPEBGCMAX 0x71010
5879 #define PIPEGCMAX_RGB_MASK REG_GENMASK(15, 0)
5880 #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5881
5882 #define _PIPE_MISC_A 0x70030
5883 #define _PIPE_MISC_B 0x71030
5884 #define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5885 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
5886 #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
5887 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5888 #define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5889 #define PIPEMISC_DITHER_8_BPC (0 << 5)
5890 #define PIPEMISC_DITHER_10_BPC (1 << 5)
5891 #define PIPEMISC_DITHER_6_BPC (2 << 5)
5892 #define PIPEMISC_DITHER_12_BPC (3 << 5)
5893 #define PIPEMISC_DITHER_ENABLE (1 << 4)
5894 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5895 #define PIPEMISC_DITHER_TYPE_SP (0 << 2)
5896 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
5897
5898 /* Skylake+ pipe bottom (background) color */
5899 #define _SKL_BOTTOM_COLOR_A 0x70034
5900 #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5901 #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5902 #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5903
5904 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5905 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5906 #define PIPEB_HLINE_INT_EN (1 << 28)
5907 #define PIPEB_VBLANK_INT_EN (1 << 27)
5908 #define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5909 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5910 #define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5911 #define PIPE_PSR_INT_EN (1 << 22)
5912 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5913 #define PIPEA_HLINE_INT_EN (1 << 20)
5914 #define PIPEA_VBLANK_INT_EN (1 << 19)
5915 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5916 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5917 #define PLANEA_FLIPDONE_INT_EN (1 << 16)
5918 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5919 #define PIPEC_HLINE_INT_EN (1 << 12)
5920 #define PIPEC_VBLANK_INT_EN (1 << 11)
5921 #define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5922 #define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5923 #define PLANEC_FLIPDONE_INT_EN (1 << 8)
5924
5925 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5926 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5927 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5928 #define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5929 #define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5930 #define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5931 #define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5932 #define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5933 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5934 #define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5935 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5936 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5937 #define PLANEA_INVALID_GTT_INT_EN (1 << 16)
5938 #define DPINVGTT_EN_MASK 0xff0000
5939 #define DPINVGTT_EN_MASK_CHV 0xfff0000
5940 #define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5941 #define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5942 #define PLANEC_INVALID_GTT_STATUS (1 << 9)
5943 #define CURSORC_INVALID_GTT_STATUS (1 << 8)
5944 #define CURSORB_INVALID_GTT_STATUS (1 << 7)
5945 #define CURSORA_INVALID_GTT_STATUS (1 << 6)
5946 #define SPRITED_INVALID_GTT_STATUS (1 << 5)
5947 #define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5948 #define PLANEB_INVALID_GTT_STATUS (1 << 3)
5949 #define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5950 #define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5951 #define PLANEA_INVALID_GTT_STATUS (1 << 0)
5952 #define DPINVGTT_STATUS_MASK 0xff
5953 #define DPINVGTT_STATUS_MASK_CHV 0xfff
5954
5955 #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
5956 #define DSPARB_CSTART_MASK (0x7f << 7)
5957 #define DSPARB_CSTART_SHIFT 7
5958 #define DSPARB_BSTART_MASK (0x7f)
5959 #define DSPARB_BSTART_SHIFT 0
5960 #define DSPARB_BEND_SHIFT 9 /* on 855 */
5961 #define DSPARB_AEND_SHIFT 0
5962 #define DSPARB_SPRITEA_SHIFT_VLV 0
5963 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5964 #define DSPARB_SPRITEB_SHIFT_VLV 8
5965 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5966 #define DSPARB_SPRITEC_SHIFT_VLV 16
5967 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5968 #define DSPARB_SPRITED_SHIFT_VLV 24
5969 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
5970 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
5971 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5972 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5973 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5974 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5975 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5976 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5977 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
5978 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5979 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5980 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5981 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5982 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
5983 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
5984 #define DSPARB_SPRITEE_SHIFT_VLV 0
5985 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5986 #define DSPARB_SPRITEF_SHIFT_VLV 8
5987 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
5988
5989 /* pnv/gen4/g4x/vlv/chv */
5990 #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
5991 #define DSPFW_SR_SHIFT 23
5992 #define DSPFW_SR_MASK (0x1ff << 23)
5993 #define DSPFW_CURSORB_SHIFT 16
5994 #define DSPFW_CURSORB_MASK (0x3f << 16)
5995 #define DSPFW_PLANEB_SHIFT 8
5996 #define DSPFW_PLANEB_MASK (0x7f << 8)
5997 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
5998 #define DSPFW_PLANEA_SHIFT 0
5999 #define DSPFW_PLANEA_MASK (0x7f << 0)
6000 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
6001 #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
6002 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
6003 #define DSPFW_FBC_SR_SHIFT 28
6004 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
6005 #define DSPFW_FBC_HPLL_SR_SHIFT 24
6006 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
6007 #define DSPFW_SPRITEB_SHIFT (16)
6008 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6009 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
6010 #define DSPFW_CURSORA_SHIFT 8
6011 #define DSPFW_CURSORA_MASK (0x3f << 8)
6012 #define DSPFW_PLANEC_OLD_SHIFT 0
6013 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
6014 #define DSPFW_SPRITEA_SHIFT 0
6015 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6016 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
6017 #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
6018 #define DSPFW_HPLL_SR_EN (1 << 31)
6019 #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
6020 #define DSPFW_CURSOR_SR_SHIFT 24
6021 #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
6022 #define DSPFW_HPLL_CURSOR_SHIFT 16
6023 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
6024 #define DSPFW_HPLL_SR_SHIFT 0
6025 #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
6026
6027 /* vlv/chv */
6028 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
6029 #define DSPFW_SPRITEB_WM1_SHIFT 16
6030 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
6031 #define DSPFW_CURSORA_WM1_SHIFT 8
6032 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
6033 #define DSPFW_SPRITEA_WM1_SHIFT 0
6034 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
6035 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
6036 #define DSPFW_PLANEB_WM1_SHIFT 24
6037 #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
6038 #define DSPFW_PLANEA_WM1_SHIFT 16
6039 #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
6040 #define DSPFW_CURSORB_WM1_SHIFT 8
6041 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
6042 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
6043 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
6044 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
6045 #define DSPFW_SR_WM1_SHIFT 0
6046 #define DSPFW_SR_WM1_MASK (0x1ff << 0)
6047 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6048 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
6049 #define DSPFW_SPRITED_WM1_SHIFT 24
6050 #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
6051 #define DSPFW_SPRITED_SHIFT 16
6052 #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
6053 #define DSPFW_SPRITEC_WM1_SHIFT 8
6054 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
6055 #define DSPFW_SPRITEC_SHIFT 0
6056 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
6057 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
6058 #define DSPFW_SPRITEF_WM1_SHIFT 24
6059 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
6060 #define DSPFW_SPRITEF_SHIFT 16
6061 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
6062 #define DSPFW_SPRITEE_WM1_SHIFT 8
6063 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
6064 #define DSPFW_SPRITEE_SHIFT 0
6065 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
6066 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
6067 #define DSPFW_PLANEC_WM1_SHIFT 24
6068 #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
6069 #define DSPFW_PLANEC_SHIFT 16
6070 #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
6071 #define DSPFW_CURSORC_WM1_SHIFT 8
6072 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
6073 #define DSPFW_CURSORC_SHIFT 0
6074 #define DSPFW_CURSORC_MASK (0x3f << 0)
6075
6076 /* vlv/chv high order bits */
6077 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
6078 #define DSPFW_SR_HI_SHIFT 24
6079 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6080 #define DSPFW_SPRITEF_HI_SHIFT 23
6081 #define DSPFW_SPRITEF_HI_MASK (1 << 23)
6082 #define DSPFW_SPRITEE_HI_SHIFT 22
6083 #define DSPFW_SPRITEE_HI_MASK (1 << 22)
6084 #define DSPFW_PLANEC_HI_SHIFT 21
6085 #define DSPFW_PLANEC_HI_MASK (1 << 21)
6086 #define DSPFW_SPRITED_HI_SHIFT 20
6087 #define DSPFW_SPRITED_HI_MASK (1 << 20)
6088 #define DSPFW_SPRITEC_HI_SHIFT 16
6089 #define DSPFW_SPRITEC_HI_MASK (1 << 16)
6090 #define DSPFW_PLANEB_HI_SHIFT 12
6091 #define DSPFW_PLANEB_HI_MASK (1 << 12)
6092 #define DSPFW_SPRITEB_HI_SHIFT 8
6093 #define DSPFW_SPRITEB_HI_MASK (1 << 8)
6094 #define DSPFW_SPRITEA_HI_SHIFT 4
6095 #define DSPFW_SPRITEA_HI_MASK (1 << 4)
6096 #define DSPFW_PLANEA_HI_SHIFT 0
6097 #define DSPFW_PLANEA_HI_MASK (1 << 0)
6098 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
6099 #define DSPFW_SR_WM1_HI_SHIFT 24
6100 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6101 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
6102 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
6103 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
6104 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
6105 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
6106 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
6107 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
6108 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
6109 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
6110 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
6111 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
6112 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
6113 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
6114 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
6115 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
6116 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
6117 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
6118 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
6119
6120 /* drain latency register values*/
6121 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
6122 #define DDL_CURSOR_SHIFT 24
6123 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
6124 #define DDL_PLANE_SHIFT 0
6125 #define DDL_PRECISION_HIGH (1 << 7)
6126 #define DDL_PRECISION_LOW (0 << 7)
6127 #define DRAIN_LATENCY_MASK 0x7f
6128
6129 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
6130 #define CBR_PND_DEADLINE_DISABLE (1 << 31)
6131 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
6132
6133 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
6134 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
6135
6136 /* FIFO watermark sizes etc */
6137 #define G4X_FIFO_LINE_SIZE 64
6138 #define I915_FIFO_LINE_SIZE 64
6139 #define I830_FIFO_LINE_SIZE 32
6140
6141 #define VALLEYVIEW_FIFO_SIZE 255
6142 #define G4X_FIFO_SIZE 127
6143 #define I965_FIFO_SIZE 512
6144 #define I945_FIFO_SIZE 127
6145 #define I915_FIFO_SIZE 95
6146 #define I855GM_FIFO_SIZE 127 /* In cachelines */
6147 #define I830_FIFO_SIZE 95
6148
6149 #define VALLEYVIEW_MAX_WM 0xff
6150 #define G4X_MAX_WM 0x3f
6151 #define I915_MAX_WM 0x3f
6152
6153 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6154 #define PINEVIEW_FIFO_LINE_SIZE 64
6155 #define PINEVIEW_MAX_WM 0x1ff
6156 #define PINEVIEW_DFT_WM 0x3f
6157 #define PINEVIEW_DFT_HPLLOFF_WM 0
6158 #define PINEVIEW_GUARD_WM 10
6159 #define PINEVIEW_CURSOR_FIFO 64
6160 #define PINEVIEW_CURSOR_MAX_WM 0x3f
6161 #define PINEVIEW_CURSOR_DFT_WM 0
6162 #define PINEVIEW_CURSOR_GUARD_WM 5
6163
6164 #define VALLEYVIEW_CURSOR_MAX_WM 64
6165 #define I965_CURSOR_FIFO 64
6166 #define I965_CURSOR_MAX_WM 32
6167 #define I965_CURSOR_DFT_WM 8
6168
6169 /* Watermark register definitions for SKL */
6170 #define _CUR_WM_A_0 0x70140
6171 #define _CUR_WM_B_0 0x71140
6172 #define _PLANE_WM_1_A_0 0x70240
6173 #define _PLANE_WM_1_B_0 0x71240
6174 #define _PLANE_WM_2_A_0 0x70340
6175 #define _PLANE_WM_2_B_0 0x71340
6176 #define _PLANE_WM_TRANS_1_A_0 0x70268
6177 #define _PLANE_WM_TRANS_1_B_0 0x71268
6178 #define _PLANE_WM_TRANS_2_A_0 0x70368
6179 #define _PLANE_WM_TRANS_2_B_0 0x71368
6180 #define _CUR_WM_TRANS_A_0 0x70168
6181 #define _CUR_WM_TRANS_B_0 0x71168
6182 #define PLANE_WM_EN (1 << 31)
6183 #define PLANE_WM_IGNORE_LINES (1 << 30)
6184 #define PLANE_WM_LINES_SHIFT 14
6185 #define PLANE_WM_LINES_MASK 0x1f
6186 #define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
6187
6188 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
6189 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6190 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
6191
6192 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6193 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
6194 #define _PLANE_WM_BASE(pipe, plane) \
6195 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6196 #define PLANE_WM(pipe, plane, level) \
6197 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6198 #define _PLANE_WM_TRANS_1(pipe) \
6199 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
6200 #define _PLANE_WM_TRANS_2(pipe) \
6201 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
6202 #define PLANE_WM_TRANS(pipe, plane) \
6203 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
6204
6205 /* define the Watermark register on Ironlake */
6206 #define WM0_PIPEA_ILK _MMIO(0x45100)
6207 #define WM0_PIPE_PLANE_MASK (0xffff << 16)
6208 #define WM0_PIPE_PLANE_SHIFT 16
6209 #define WM0_PIPE_SPRITE_MASK (0xff << 8)
6210 #define WM0_PIPE_SPRITE_SHIFT 8
6211 #define WM0_PIPE_CURSOR_MASK (0xff)
6212
6213 #define WM0_PIPEB_ILK _MMIO(0x45104)
6214 #define WM0_PIPEC_IVB _MMIO(0x45200)
6215 #define WM1_LP_ILK _MMIO(0x45108)
6216 #define WM1_LP_SR_EN (1 << 31)
6217 #define WM1_LP_LATENCY_SHIFT 24
6218 #define WM1_LP_LATENCY_MASK (0x7f << 24)
6219 #define WM1_LP_FBC_MASK (0xf << 20)
6220 #define WM1_LP_FBC_SHIFT 20
6221 #define WM1_LP_FBC_SHIFT_BDW 19
6222 #define WM1_LP_SR_MASK (0x7ff << 8)
6223 #define WM1_LP_SR_SHIFT 8
6224 #define WM1_LP_CURSOR_MASK (0xff)
6225 #define WM2_LP_ILK _MMIO(0x4510c)
6226 #define WM2_LP_EN (1 << 31)
6227 #define WM3_LP_ILK _MMIO(0x45110)
6228 #define WM3_LP_EN (1 << 31)
6229 #define WM1S_LP_ILK _MMIO(0x45120)
6230 #define WM2S_LP_IVB _MMIO(0x45124)
6231 #define WM3S_LP_IVB _MMIO(0x45128)
6232 #define WM1S_LP_EN (1 << 31)
6233
6234 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6235 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6236 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6237
6238 /* Memory latency timer register */
6239 #define MLTR_ILK _MMIO(0x11222)
6240 #define MLTR_WM1_SHIFT 0
6241 #define MLTR_WM2_SHIFT 8
6242 /* the unit of memory self-refresh latency time is 0.5us */
6243 #define ILK_SRLT_MASK 0x3f
6244
6245
6246 /* the address where we get all kinds of latency value */
6247 #define SSKPD _MMIO(0x5d10)
6248 #define SSKPD_WM_MASK 0x3f
6249 #define SSKPD_WM0_SHIFT 0
6250 #define SSKPD_WM1_SHIFT 8
6251 #define SSKPD_WM2_SHIFT 16
6252 #define SSKPD_WM3_SHIFT 24
6253
6254 /*
6255 * The two pipe frame counter registers are not synchronized, so
6256 * reading a stable value is somewhat tricky. The following code
6257 * should work:
6258 *
6259 * do {
6260 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6261 * PIPE_FRAME_HIGH_SHIFT;
6262 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6263 * PIPE_FRAME_LOW_SHIFT);
6264 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6265 * PIPE_FRAME_HIGH_SHIFT);
6266 * } while (high1 != high2);
6267 * frame = (high1 << 8) | low1;
6268 */
6269 #define _PIPEAFRAMEHIGH 0x70040
6270 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
6271 #define PIPE_FRAME_HIGH_SHIFT 0
6272 #define _PIPEAFRAMEPIXEL 0x70044
6273 #define PIPE_FRAME_LOW_MASK 0xff000000
6274 #define PIPE_FRAME_LOW_SHIFT 24
6275 #define PIPE_PIXEL_MASK 0x00ffffff
6276 #define PIPE_PIXEL_SHIFT 0
6277 /* GM45+ just has to be different */
6278 #define _PIPEA_FRMCOUNT_G4X 0x70040
6279 #define _PIPEA_FLIPCOUNT_G4X 0x70044
6280 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6281 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6282
6283 /* Cursor A & B regs */
6284 #define _CURACNTR 0x70080
6285 /* Old style CUR*CNTR flags (desktop 8xx) */
6286 #define CURSOR_ENABLE 0x80000000
6287 #define CURSOR_GAMMA_ENABLE 0x40000000
6288 #define CURSOR_STRIDE_SHIFT 28
6289 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6290 #define CURSOR_FORMAT_SHIFT 24
6291 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6292 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6293 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6294 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6295 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6296 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6297 /* New style CUR*CNTR flags */
6298 #define MCURSOR_MODE 0x27
6299 #define MCURSOR_MODE_DISABLE 0x00
6300 #define MCURSOR_MODE_128_32B_AX 0x02
6301 #define MCURSOR_MODE_256_32B_AX 0x03
6302 #define MCURSOR_MODE_64_32B_AX 0x07
6303 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6304 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6305 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6306 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6307 #define MCURSOR_PIPE_SELECT_SHIFT 28
6308 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
6309 #define MCURSOR_GAMMA_ENABLE (1 << 26)
6310 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6311 #define MCURSOR_ROTATE_180 (1 << 15)
6312 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
6313 #define _CURABASE 0x70084
6314 #define _CURAPOS 0x70088
6315 #define CURSOR_POS_MASK 0x007FF
6316 #define CURSOR_POS_SIGN 0x8000
6317 #define CURSOR_X_SHIFT 0
6318 #define CURSOR_Y_SHIFT 16
6319 #define CURSIZE _MMIO(0x700a0) /* 845/865 */
6320 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6321 #define CUR_FBC_CTL_EN (1 << 31)
6322 #define _CURASURFLIVE 0x700ac /* g4x+ */
6323 #define _CURBCNTR 0x700c0
6324 #define _CURBBASE 0x700c4
6325 #define _CURBPOS 0x700c8
6326
6327 #define _CURBCNTR_IVB 0x71080
6328 #define _CURBBASE_IVB 0x71084
6329 #define _CURBPOS_IVB 0x71088
6330
6331 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6332 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6333 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6334 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6335 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6336
6337 #define CURSOR_A_OFFSET 0x70080
6338 #define CURSOR_B_OFFSET 0x700c0
6339 #define CHV_CURSOR_C_OFFSET 0x700e0
6340 #define IVB_CURSOR_B_OFFSET 0x71080
6341 #define IVB_CURSOR_C_OFFSET 0x72080
6342 #define TGL_CURSOR_D_OFFSET 0x73080
6343
6344 /* Display A control */
6345 #define _DSPACNTR 0x70180
6346 #define DISPLAY_PLANE_ENABLE (1 << 31)
6347 #define DISPLAY_PLANE_DISABLE 0
6348 #define DISPPLANE_GAMMA_ENABLE (1 << 30)
6349 #define DISPPLANE_GAMMA_DISABLE 0
6350 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6351 #define DISPPLANE_YUV422 (0x0 << 26)
6352 #define DISPPLANE_8BPP (0x2 << 26)
6353 #define DISPPLANE_BGRA555 (0x3 << 26)
6354 #define DISPPLANE_BGRX555 (0x4 << 26)
6355 #define DISPPLANE_BGRX565 (0x5 << 26)
6356 #define DISPPLANE_BGRX888 (0x6 << 26)
6357 #define DISPPLANE_BGRA888 (0x7 << 26)
6358 #define DISPPLANE_RGBX101010 (0x8 << 26)
6359 #define DISPPLANE_RGBA101010 (0x9 << 26)
6360 #define DISPPLANE_BGRX101010 (0xa << 26)
6361 #define DISPPLANE_BGRA101010 (0xb << 26)
6362 #define DISPPLANE_RGBX161616 (0xc << 26)
6363 #define DISPPLANE_RGBX888 (0xe << 26)
6364 #define DISPPLANE_RGBA888 (0xf << 26)
6365 #define DISPPLANE_STEREO_ENABLE (1 << 25)
6366 #define DISPPLANE_STEREO_DISABLE 0
6367 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6368 #define DISPPLANE_SEL_PIPE_SHIFT 24
6369 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6370 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6371 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
6372 #define DISPPLANE_SRC_KEY_DISABLE 0
6373 #define DISPPLANE_LINE_DOUBLE (1 << 20)
6374 #define DISPPLANE_NO_LINE_DOUBLE 0
6375 #define DISPPLANE_STEREO_POLARITY_FIRST 0
6376 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6377 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6378 #define DISPPLANE_ROTATE_180 (1 << 15)
6379 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6380 #define DISPPLANE_TILED (1 << 10)
6381 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
6382 #define _DSPAADDR 0x70184
6383 #define _DSPASTRIDE 0x70188
6384 #define _DSPAPOS 0x7018C /* reserved */
6385 #define _DSPASIZE 0x70190
6386 #define _DSPASURF 0x7019C /* 965+ only */
6387 #define _DSPATILEOFF 0x701A4 /* 965+ only */
6388 #define _DSPAOFFSET 0x701A4 /* HSW */
6389 #define _DSPASURFLIVE 0x701AC
6390 #define _DSPAGAMC 0x701E0
6391
6392 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6393 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6394 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6395 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6396 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6397 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6398 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6399 #define DSPLINOFF(plane) DSPADDR(plane)
6400 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6401 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
6402 #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
6403
6404 /* CHV pipe B blender and primary plane */
6405 #define _CHV_BLEND_A 0x60a00
6406 #define CHV_BLEND_LEGACY (0 << 30)
6407 #define CHV_BLEND_ANDROID (1 << 30)
6408 #define CHV_BLEND_MPO (2 << 30)
6409 #define CHV_BLEND_MASK (3 << 30)
6410 #define _CHV_CANVAS_A 0x60a04
6411 #define _PRIMPOS_A 0x60a08
6412 #define _PRIMSIZE_A 0x60a0c
6413 #define _PRIMCNSTALPHA_A 0x60a10
6414 #define PRIM_CONST_ALPHA_ENABLE (1 << 31)
6415
6416 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6417 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6418 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6419 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6420 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6421
6422 /* Display/Sprite base address macros */
6423 #define DISP_BASEADDR_MASK (0xfffff000)
6424 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6425 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
6426
6427 /*
6428 * VBIOS flags
6429 * gen2:
6430 * [00:06] alm,mgm
6431 * [10:16] all
6432 * [30:32] alm,mgm
6433 * gen3+:
6434 * [00:0f] all
6435 * [10:1f] all
6436 * [30:32] all
6437 */
6438 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6439 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6440 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
6441 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
6442
6443 /* Pipe B */
6444 #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6445 #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6446 #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
6447 #define _PIPEBFRAMEHIGH 0x71040
6448 #define _PIPEBFRAMEPIXEL 0x71044
6449 #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6450 #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
6451
6452
6453 /* Display B control */
6454 #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
6455 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
6456 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
6457 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6458 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
6459 #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6460 #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6461 #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6462 #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6463 #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6464 #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6465 #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6466 #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
6467
6468 /* ICL DSI 0 and 1 */
6469 #define _PIPEDSI0CONF 0x7b008
6470 #define _PIPEDSI1CONF 0x7b808
6471
6472 /* Sprite A control */
6473 #define _DVSACNTR 0x72180
6474 #define DVS_ENABLE (1 << 31)
6475 #define DVS_GAMMA_ENABLE (1 << 30)
6476 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6477 #define DVS_PIXFORMAT_MASK (3 << 25)
6478 #define DVS_FORMAT_YUV422 (0 << 25)
6479 #define DVS_FORMAT_RGBX101010 (1 << 25)
6480 #define DVS_FORMAT_RGBX888 (2 << 25)
6481 #define DVS_FORMAT_RGBX161616 (3 << 25)
6482 #define DVS_PIPE_CSC_ENABLE (1 << 24)
6483 #define DVS_SOURCE_KEY (1 << 22)
6484 #define DVS_RGB_ORDER_XBGR (1 << 20)
6485 #define DVS_YUV_FORMAT_BT709 (1 << 18)
6486 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6487 #define DVS_YUV_ORDER_YUYV (0 << 16)
6488 #define DVS_YUV_ORDER_UYVY (1 << 16)
6489 #define DVS_YUV_ORDER_YVYU (2 << 16)
6490 #define DVS_YUV_ORDER_VYUY (3 << 16)
6491 #define DVS_ROTATE_180 (1 << 15)
6492 #define DVS_DEST_KEY (1 << 2)
6493 #define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6494 #define DVS_TILED (1 << 10)
6495 #define _DVSALINOFF 0x72184
6496 #define _DVSASTRIDE 0x72188
6497 #define _DVSAPOS 0x7218c
6498 #define _DVSASIZE 0x72190
6499 #define _DVSAKEYVAL 0x72194
6500 #define _DVSAKEYMSK 0x72198
6501 #define _DVSASURF 0x7219c
6502 #define _DVSAKEYMAXVAL 0x721a0
6503 #define _DVSATILEOFF 0x721a4
6504 #define _DVSASURFLIVE 0x721ac
6505 #define _DVSAGAMC_G4X 0x721e0 /* g4x */
6506 #define _DVSASCALE 0x72204
6507 #define DVS_SCALE_ENABLE (1 << 31)
6508 #define DVS_FILTER_MASK (3 << 29)
6509 #define DVS_FILTER_MEDIUM (0 << 29)
6510 #define DVS_FILTER_ENHANCING (1 << 29)
6511 #define DVS_FILTER_SOFTENING (2 << 29)
6512 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6513 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6514 #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6515 #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
6516
6517 #define _DVSBCNTR 0x73180
6518 #define _DVSBLINOFF 0x73184
6519 #define _DVSBSTRIDE 0x73188
6520 #define _DVSBPOS 0x7318c
6521 #define _DVSBSIZE 0x73190
6522 #define _DVSBKEYVAL 0x73194
6523 #define _DVSBKEYMSK 0x73198
6524 #define _DVSBSURF 0x7319c
6525 #define _DVSBKEYMAXVAL 0x731a0
6526 #define _DVSBTILEOFF 0x731a4
6527 #define _DVSBSURFLIVE 0x731ac
6528 #define _DVSBGAMC_G4X 0x731e0 /* g4x */
6529 #define _DVSBSCALE 0x73204
6530 #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6531 #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
6532
6533 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6534 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6535 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6536 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6537 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6538 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6539 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6540 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6541 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6542 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6543 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6544 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6545 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6546 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6547 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
6548
6549 #define _SPRA_CTL 0x70280
6550 #define SPRITE_ENABLE (1 << 31)
6551 #define SPRITE_GAMMA_ENABLE (1 << 30)
6552 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6553 #define SPRITE_PIXFORMAT_MASK (7 << 25)
6554 #define SPRITE_FORMAT_YUV422 (0 << 25)
6555 #define SPRITE_FORMAT_RGBX101010 (1 << 25)
6556 #define SPRITE_FORMAT_RGBX888 (2 << 25)
6557 #define SPRITE_FORMAT_RGBX161616 (3 << 25)
6558 #define SPRITE_FORMAT_YUV444 (4 << 25)
6559 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6560 #define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6561 #define SPRITE_SOURCE_KEY (1 << 22)
6562 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6563 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6564 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6565 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6566 #define SPRITE_YUV_ORDER_YUYV (0 << 16)
6567 #define SPRITE_YUV_ORDER_UYVY (1 << 16)
6568 #define SPRITE_YUV_ORDER_YVYU (2 << 16)
6569 #define SPRITE_YUV_ORDER_VYUY (3 << 16)
6570 #define SPRITE_ROTATE_180 (1 << 15)
6571 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6572 #define SPRITE_INT_GAMMA_DISABLE (1 << 13)
6573 #define SPRITE_TILED (1 << 10)
6574 #define SPRITE_DEST_KEY (1 << 2)
6575 #define _SPRA_LINOFF 0x70284
6576 #define _SPRA_STRIDE 0x70288
6577 #define _SPRA_POS 0x7028c
6578 #define _SPRA_SIZE 0x70290
6579 #define _SPRA_KEYVAL 0x70294
6580 #define _SPRA_KEYMSK 0x70298
6581 #define _SPRA_SURF 0x7029c
6582 #define _SPRA_KEYMAX 0x702a0
6583 #define _SPRA_TILEOFF 0x702a4
6584 #define _SPRA_OFFSET 0x702a4
6585 #define _SPRA_SURFLIVE 0x702ac
6586 #define _SPRA_SCALE 0x70304
6587 #define SPRITE_SCALE_ENABLE (1 << 31)
6588 #define SPRITE_FILTER_MASK (3 << 29)
6589 #define SPRITE_FILTER_MEDIUM (0 << 29)
6590 #define SPRITE_FILTER_ENHANCING (1 << 29)
6591 #define SPRITE_FILTER_SOFTENING (2 << 29)
6592 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6593 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6594 #define _SPRA_GAMC 0x70400
6595 #define _SPRA_GAMC16 0x70440
6596 #define _SPRA_GAMC17 0x7044c
6597
6598 #define _SPRB_CTL 0x71280
6599 #define _SPRB_LINOFF 0x71284
6600 #define _SPRB_STRIDE 0x71288
6601 #define _SPRB_POS 0x7128c
6602 #define _SPRB_SIZE 0x71290
6603 #define _SPRB_KEYVAL 0x71294
6604 #define _SPRB_KEYMSK 0x71298
6605 #define _SPRB_SURF 0x7129c
6606 #define _SPRB_KEYMAX 0x712a0
6607 #define _SPRB_TILEOFF 0x712a4
6608 #define _SPRB_OFFSET 0x712a4
6609 #define _SPRB_SURFLIVE 0x712ac
6610 #define _SPRB_SCALE 0x71304
6611 #define _SPRB_GAMC 0x71400
6612 #define _SPRB_GAMC16 0x71440
6613 #define _SPRB_GAMC17 0x7144c
6614
6615 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6616 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6617 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6618 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6619 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6620 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6621 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6622 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6623 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6624 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6625 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6626 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6627 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6628 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6629 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
6630 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
6631
6632 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
6633 #define SP_ENABLE (1 << 31)
6634 #define SP_GAMMA_ENABLE (1 << 30)
6635 #define SP_PIXFORMAT_MASK (0xf << 26)
6636 #define SP_FORMAT_YUV422 (0x0 << 26)
6637 #define SP_FORMAT_8BPP (0x2 << 26)
6638 #define SP_FORMAT_BGR565 (0x5 << 26)
6639 #define SP_FORMAT_BGRX8888 (0x6 << 26)
6640 #define SP_FORMAT_BGRA8888 (0x7 << 26)
6641 #define SP_FORMAT_RGBX1010102 (0x8 << 26)
6642 #define SP_FORMAT_RGBA1010102 (0x9 << 26)
6643 #define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
6644 #define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
6645 #define SP_FORMAT_RGBX8888 (0xe << 26)
6646 #define SP_FORMAT_RGBA8888 (0xf << 26)
6647 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6648 #define SP_SOURCE_KEY (1 << 22)
6649 #define SP_YUV_FORMAT_BT709 (1 << 18)
6650 #define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6651 #define SP_YUV_ORDER_YUYV (0 << 16)
6652 #define SP_YUV_ORDER_UYVY (1 << 16)
6653 #define SP_YUV_ORDER_YVYU (2 << 16)
6654 #define SP_YUV_ORDER_VYUY (3 << 16)
6655 #define SP_ROTATE_180 (1 << 15)
6656 #define SP_TILED (1 << 10)
6657 #define SP_MIRROR (1 << 8) /* CHV pipe B */
6658 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6659 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6660 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6661 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6662 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6663 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6664 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6665 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6666 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6667 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
6668 #define SP_CONST_ALPHA_ENABLE (1 << 31)
6669 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6670 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6671 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6672 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6673 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6674 #define SP_SH_COS(x) (x) /* u3.7 */
6675 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
6676
6677 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6678 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6679 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6680 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6681 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6682 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6683 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6684 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6685 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6686 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6687 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6688 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6689 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
6690 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
6691
6692 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6693 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6694 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6695 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
6696
6697 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6698 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6699 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6700 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6701 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6702 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6703 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6704 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6705 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6706 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6707 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6708 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6709 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
6710 #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
6711
6712 /*
6713 * CHV pipe B sprite CSC
6714 *
6715 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6716 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6717 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6718 */
6719 #define _MMIO_CHV_SPCSC(plane_id, reg) \
6720 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6721
6722 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6723 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6724 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6725 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6726 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6727
6728 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6729 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6730 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6731 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6732 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6733 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6734 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6735
6736 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6737 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6738 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6739 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6740 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6741
6742 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6743 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6744 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6745 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6746 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6747
6748 /* Skylake plane registers */
6749
6750 #define _PLANE_CTL_1_A 0x70180
6751 #define _PLANE_CTL_2_A 0x70280
6752 #define _PLANE_CTL_3_A 0x70380
6753 #define PLANE_CTL_ENABLE (1 << 31)
6754 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
6755 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6756 /*
6757 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6758 * expanded to include bit 23 as well. However, the shift-24 based values
6759 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6760 */
6761 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
6762 #define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6763 #define PLANE_CTL_FORMAT_NV12 (1 << 24)
6764 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6765 #define PLANE_CTL_FORMAT_P010 (3 << 24)
6766 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6767 #define PLANE_CTL_FORMAT_P012 (5 << 24)
6768 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6769 #define PLANE_CTL_FORMAT_P016 (7 << 24)
6770 #define PLANE_CTL_FORMAT_AYUV (8 << 24)
6771 #define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6772 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
6773 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
6774 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
6775 #define PLANE_CTL_FORMAT_Y210 (1 << 23)
6776 #define PLANE_CTL_FORMAT_Y212 (3 << 23)
6777 #define PLANE_CTL_FORMAT_Y216 (5 << 23)
6778 #define PLANE_CTL_FORMAT_Y410 (7 << 23)
6779 #define PLANE_CTL_FORMAT_Y412 (9 << 23)
6780 #define PLANE_CTL_FORMAT_Y416 (0xb << 23)
6781 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6782 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6783 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
6784 #define PLANE_CTL_ORDER_BGRX (0 << 20)
6785 #define PLANE_CTL_ORDER_RGBX (1 << 20)
6786 #define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
6787 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
6788 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6789 #define PLANE_CTL_YUV422_YUYV (0 << 16)
6790 #define PLANE_CTL_YUV422_UYVY (1 << 16)
6791 #define PLANE_CTL_YUV422_YVYU (2 << 16)
6792 #define PLANE_CTL_YUV422_VYUY (3 << 16)
6793 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
6794 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6795 #define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */
6796 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
6797 #define PLANE_CTL_TILED_MASK (0x7 << 10)
6798 #define PLANE_CTL_TILED_LINEAR (0 << 10)
6799 #define PLANE_CTL_TILED_X (1 << 10)
6800 #define PLANE_CTL_TILED_Y (4 << 10)
6801 #define PLANE_CTL_TILED_YF (5 << 10)
6802 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
6803 #define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */
6804 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
6805 #define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6806 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6807 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
6808 #define PLANE_CTL_ROTATE_MASK 0x3
6809 #define PLANE_CTL_ROTATE_0 0x0
6810 #define PLANE_CTL_ROTATE_90 0x1
6811 #define PLANE_CTL_ROTATE_180 0x2
6812 #define PLANE_CTL_ROTATE_270 0x3
6813 #define _PLANE_STRIDE_1_A 0x70188
6814 #define _PLANE_STRIDE_2_A 0x70288
6815 #define _PLANE_STRIDE_3_A 0x70388
6816 #define _PLANE_POS_1_A 0x7018c
6817 #define _PLANE_POS_2_A 0x7028c
6818 #define _PLANE_POS_3_A 0x7038c
6819 #define _PLANE_SIZE_1_A 0x70190
6820 #define _PLANE_SIZE_2_A 0x70290
6821 #define _PLANE_SIZE_3_A 0x70390
6822 #define _PLANE_SURF_1_A 0x7019c
6823 #define _PLANE_SURF_2_A 0x7029c
6824 #define _PLANE_SURF_3_A 0x7039c
6825 #define _PLANE_OFFSET_1_A 0x701a4
6826 #define _PLANE_OFFSET_2_A 0x702a4
6827 #define _PLANE_OFFSET_3_A 0x703a4
6828 #define _PLANE_KEYVAL_1_A 0x70194
6829 #define _PLANE_KEYVAL_2_A 0x70294
6830 #define _PLANE_KEYMSK_1_A 0x70198
6831 #define _PLANE_KEYMSK_2_A 0x70298
6832 #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
6833 #define _PLANE_KEYMAX_1_A 0x701a0
6834 #define _PLANE_KEYMAX_2_A 0x702a0
6835 #define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
6836 #define _PLANE_AUX_DIST_1_A 0x701c0
6837 #define _PLANE_AUX_DIST_2_A 0x702c0
6838 #define _PLANE_AUX_OFFSET_1_A 0x701c4
6839 #define _PLANE_AUX_OFFSET_2_A 0x702c4
6840 #define _PLANE_CUS_CTL_1_A 0x701c8
6841 #define _PLANE_CUS_CTL_2_A 0x702c8
6842 #define PLANE_CUS_ENABLE (1 << 31)
6843 #define PLANE_CUS_PLANE_6 (0 << 30)
6844 #define PLANE_CUS_PLANE_7 (1 << 30)
6845 #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6846 #define PLANE_CUS_HPHASE_0 (0 << 16)
6847 #define PLANE_CUS_HPHASE_0_25 (1 << 16)
6848 #define PLANE_CUS_HPHASE_0_5 (2 << 16)
6849 #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6850 #define PLANE_CUS_VPHASE_0 (0 << 12)
6851 #define PLANE_CUS_VPHASE_0_25 (1 << 12)
6852 #define PLANE_CUS_VPHASE_0_5 (2 << 12)
6853 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6854 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6855 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6856 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
6857 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6858 #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
6859 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
6860 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6861 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6862 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6863 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6864 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
6865 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
6866 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6867 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6868 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6869 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
6870 #define _PLANE_BUF_CFG_1_A 0x7027c
6871 #define _PLANE_BUF_CFG_2_A 0x7037c
6872 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
6873 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
6874
6875 /* Input CSC Register Definitions */
6876 #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6877 #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6878
6879 #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6880 #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6881
6882 #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6883 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6884 _PLANE_INPUT_CSC_RY_GY_1_B)
6885 #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6886 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6887 _PLANE_INPUT_CSC_RY_GY_2_B)
6888
6889 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6890 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6891 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6892
6893 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6894 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6895
6896 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6897 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6898
6899 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6900 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6901 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6902 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6903 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6904 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6905 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6906 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6907 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6908
6909 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6910 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6911
6912 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6913 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6914
6915 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6916 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6917 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6918 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6919 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6920 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6921 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6922 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6923 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
6924
6925 #define _PLANE_CTL_1_B 0x71180
6926 #define _PLANE_CTL_2_B 0x71280
6927 #define _PLANE_CTL_3_B 0x71380
6928 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6929 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6930 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6931 #define PLANE_CTL(pipe, plane) \
6932 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
6933
6934 #define _PLANE_STRIDE_1_B 0x71188
6935 #define _PLANE_STRIDE_2_B 0x71288
6936 #define _PLANE_STRIDE_3_B 0x71388
6937 #define _PLANE_STRIDE_1(pipe) \
6938 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6939 #define _PLANE_STRIDE_2(pipe) \
6940 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6941 #define _PLANE_STRIDE_3(pipe) \
6942 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6943 #define PLANE_STRIDE(pipe, plane) \
6944 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
6945
6946 #define _PLANE_POS_1_B 0x7118c
6947 #define _PLANE_POS_2_B 0x7128c
6948 #define _PLANE_POS_3_B 0x7138c
6949 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6950 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6951 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6952 #define PLANE_POS(pipe, plane) \
6953 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
6954
6955 #define _PLANE_SIZE_1_B 0x71190
6956 #define _PLANE_SIZE_2_B 0x71290
6957 #define _PLANE_SIZE_3_B 0x71390
6958 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6959 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6960 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6961 #define PLANE_SIZE(pipe, plane) \
6962 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
6963
6964 #define _PLANE_SURF_1_B 0x7119c
6965 #define _PLANE_SURF_2_B 0x7129c
6966 #define _PLANE_SURF_3_B 0x7139c
6967 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6968 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6969 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6970 #define PLANE_SURF(pipe, plane) \
6971 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
6972
6973 #define _PLANE_OFFSET_1_B 0x711a4
6974 #define _PLANE_OFFSET_2_B 0x712a4
6975 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6976 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6977 #define PLANE_OFFSET(pipe, plane) \
6978 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
6979
6980 #define _PLANE_KEYVAL_1_B 0x71194
6981 #define _PLANE_KEYVAL_2_B 0x71294
6982 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6983 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6984 #define PLANE_KEYVAL(pipe, plane) \
6985 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
6986
6987 #define _PLANE_KEYMSK_1_B 0x71198
6988 #define _PLANE_KEYMSK_2_B 0x71298
6989 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6990 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6991 #define PLANE_KEYMSK(pipe, plane) \
6992 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
6993
6994 #define _PLANE_KEYMAX_1_B 0x711a0
6995 #define _PLANE_KEYMAX_2_B 0x712a0
6996 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6997 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6998 #define PLANE_KEYMAX(pipe, plane) \
6999 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
7000
7001 #define _PLANE_BUF_CFG_1_B 0x7127c
7002 #define _PLANE_BUF_CFG_2_B 0x7137c
7003 #define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
7004 #define DDB_ENTRY_END_SHIFT 16
7005 #define _PLANE_BUF_CFG_1(pipe) \
7006 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7007 #define _PLANE_BUF_CFG_2(pipe) \
7008 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7009 #define PLANE_BUF_CFG(pipe, plane) \
7010 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
7011
7012 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
7013 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
7014 #define _PLANE_NV12_BUF_CFG_1(pipe) \
7015 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7016 #define _PLANE_NV12_BUF_CFG_2(pipe) \
7017 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7018 #define PLANE_NV12_BUF_CFG(pipe, plane) \
7019 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
7020
7021 #define _PLANE_AUX_DIST_1_B 0x711c0
7022 #define _PLANE_AUX_DIST_2_B 0x712c0
7023 #define _PLANE_AUX_DIST_1(pipe) \
7024 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7025 #define _PLANE_AUX_DIST_2(pipe) \
7026 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7027 #define PLANE_AUX_DIST(pipe, plane) \
7028 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7029
7030 #define _PLANE_AUX_OFFSET_1_B 0x711c4
7031 #define _PLANE_AUX_OFFSET_2_B 0x712c4
7032 #define _PLANE_AUX_OFFSET_1(pipe) \
7033 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7034 #define _PLANE_AUX_OFFSET_2(pipe) \
7035 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7036 #define PLANE_AUX_OFFSET(pipe, plane) \
7037 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7038
7039 #define _PLANE_CUS_CTL_1_B 0x711c8
7040 #define _PLANE_CUS_CTL_2_B 0x712c8
7041 #define _PLANE_CUS_CTL_1(pipe) \
7042 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7043 #define _PLANE_CUS_CTL_2(pipe) \
7044 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7045 #define PLANE_CUS_CTL(pipe, plane) \
7046 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7047
7048 #define _PLANE_COLOR_CTL_1_B 0x711CC
7049 #define _PLANE_COLOR_CTL_2_B 0x712CC
7050 #define _PLANE_COLOR_CTL_3_B 0x713CC
7051 #define _PLANE_COLOR_CTL_1(pipe) \
7052 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7053 #define _PLANE_COLOR_CTL_2(pipe) \
7054 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7055 #define PLANE_COLOR_CTL(pipe, plane) \
7056 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7057
7058 #/* SKL new cursor registers */
7059 #define _CUR_BUF_CFG_A 0x7017c
7060 #define _CUR_BUF_CFG_B 0x7117c
7061 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
7062
7063 /* VBIOS regs */
7064 #define VGACNTRL _MMIO(0x71400)
7065 # define VGA_DISP_DISABLE (1 << 31)
7066 # define VGA_2X_MODE (1 << 30)
7067 # define VGA_PIPE_B_SELECT (1 << 29)
7068
7069 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
7070
7071 /* Ironlake */
7072
7073 #define CPU_VGACNTRL _MMIO(0x41000)
7074
7075 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
7076 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7077 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7078 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7079 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7080 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7081 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7082 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7083 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7084 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7085 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
7086
7087 /* refresh rate hardware control */
7088 #define RR_HW_CTL _MMIO(0x45300)
7089 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7090 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7091
7092 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
7093 #define FDI_PLL_FB_CLOCK_MASK 0xff
7094 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
7095 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
7096 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7097 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7098 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
7099
7100 #define PCH_3DCGDIS0 _MMIO(0x46020)
7101 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7102 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7103
7104 #define PCH_3DCGDIS1 _MMIO(0x46024)
7105 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7106
7107 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
7108 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
7109 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7110 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7111
7112
7113 #define _PIPEA_DATA_M1 0x60030
7114 #define PIPE_DATA_M1_OFFSET 0
7115 #define _PIPEA_DATA_N1 0x60034
7116 #define PIPE_DATA_N1_OFFSET 0
7117
7118 #define _PIPEA_DATA_M2 0x60038
7119 #define PIPE_DATA_M2_OFFSET 0
7120 #define _PIPEA_DATA_N2 0x6003c
7121 #define PIPE_DATA_N2_OFFSET 0
7122
7123 #define _PIPEA_LINK_M1 0x60040
7124 #define PIPE_LINK_M1_OFFSET 0
7125 #define _PIPEA_LINK_N1 0x60044
7126 #define PIPE_LINK_N1_OFFSET 0
7127
7128 #define _PIPEA_LINK_M2 0x60048
7129 #define PIPE_LINK_M2_OFFSET 0
7130 #define _PIPEA_LINK_N2 0x6004c
7131 #define PIPE_LINK_N2_OFFSET 0
7132
7133 /* PIPEB timing regs are same start from 0x61000 */
7134
7135 #define _PIPEB_DATA_M1 0x61030
7136 #define _PIPEB_DATA_N1 0x61034
7137 #define _PIPEB_DATA_M2 0x61038
7138 #define _PIPEB_DATA_N2 0x6103c
7139 #define _PIPEB_LINK_M1 0x61040
7140 #define _PIPEB_LINK_N1 0x61044
7141 #define _PIPEB_LINK_M2 0x61048
7142 #define _PIPEB_LINK_N2 0x6104c
7143
7144 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7145 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7146 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7147 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7148 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7149 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7150 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7151 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
7152
7153 /* CPU panel fitter */
7154 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7155 #define _PFA_CTL_1 0x68080
7156 #define _PFB_CTL_1 0x68880
7157 #define PF_ENABLE (1 << 31)
7158 #define PF_PIPE_SEL_MASK_IVB (3 << 29)
7159 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7160 #define PF_FILTER_MASK (3 << 23)
7161 #define PF_FILTER_PROGRAMMED (0 << 23)
7162 #define PF_FILTER_MED_3x3 (1 << 23)
7163 #define PF_FILTER_EDGE_ENHANCE (2 << 23)
7164 #define PF_FILTER_EDGE_SOFTEN (3 << 23)
7165 #define _PFA_WIN_SZ 0x68074
7166 #define _PFB_WIN_SZ 0x68874
7167 #define _PFA_WIN_POS 0x68070
7168 #define _PFB_WIN_POS 0x68870
7169 #define _PFA_VSCALE 0x68084
7170 #define _PFB_VSCALE 0x68884
7171 #define _PFA_HSCALE 0x68090
7172 #define _PFB_HSCALE 0x68890
7173
7174 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7175 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7176 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7177 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7178 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
7179
7180 #define _PSA_CTL 0x68180
7181 #define _PSB_CTL 0x68980
7182 #define PS_ENABLE (1 << 31)
7183 #define _PSA_WIN_SZ 0x68174
7184 #define _PSB_WIN_SZ 0x68974
7185 #define _PSA_WIN_POS 0x68170
7186 #define _PSB_WIN_POS 0x68970
7187
7188 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7189 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7190 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
7191
7192 /*
7193 * Skylake scalers
7194 */
7195 #define _PS_1A_CTRL 0x68180
7196 #define _PS_2A_CTRL 0x68280
7197 #define _PS_1B_CTRL 0x68980
7198 #define _PS_2B_CTRL 0x68A80
7199 #define _PS_1C_CTRL 0x69180
7200 #define PS_SCALER_EN (1 << 31)
7201 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
7202 #define SKL_PS_SCALER_MODE_DYN (0 << 28)
7203 #define SKL_PS_SCALER_MODE_HQ (1 << 28)
7204 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7205 #define PS_SCALER_MODE_PLANAR (1 << 29)
7206 #define PS_SCALER_MODE_NORMAL (0 << 29)
7207 #define PS_PLANE_SEL_MASK (7 << 25)
7208 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
7209 #define PS_FILTER_MASK (3 << 23)
7210 #define PS_FILTER_MEDIUM (0 << 23)
7211 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
7212 #define PS_FILTER_BILINEAR (3 << 23)
7213 #define PS_VERT3TAP (1 << 21)
7214 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7215 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7216 #define PS_PWRUP_PROGRESS (1 << 17)
7217 #define PS_V_FILTER_BYPASS (1 << 8)
7218 #define PS_VADAPT_EN (1 << 7)
7219 #define PS_VADAPT_MODE_MASK (3 << 5)
7220 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7221 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7222 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
7223 #define PS_PLANE_Y_SEL_MASK (7 << 5)
7224 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
7225
7226 #define _PS_PWR_GATE_1A 0x68160
7227 #define _PS_PWR_GATE_2A 0x68260
7228 #define _PS_PWR_GATE_1B 0x68960
7229 #define _PS_PWR_GATE_2B 0x68A60
7230 #define _PS_PWR_GATE_1C 0x69160
7231 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7232 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7233 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7234 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7235 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7236 #define PS_PWR_GATE_SLPEN_8 0
7237 #define PS_PWR_GATE_SLPEN_16 1
7238 #define PS_PWR_GATE_SLPEN_24 2
7239 #define PS_PWR_GATE_SLPEN_32 3
7240
7241 #define _PS_WIN_POS_1A 0x68170
7242 #define _PS_WIN_POS_2A 0x68270
7243 #define _PS_WIN_POS_1B 0x68970
7244 #define _PS_WIN_POS_2B 0x68A70
7245 #define _PS_WIN_POS_1C 0x69170
7246
7247 #define _PS_WIN_SZ_1A 0x68174
7248 #define _PS_WIN_SZ_2A 0x68274
7249 #define _PS_WIN_SZ_1B 0x68974
7250 #define _PS_WIN_SZ_2B 0x68A74
7251 #define _PS_WIN_SZ_1C 0x69174
7252
7253 #define _PS_VSCALE_1A 0x68184
7254 #define _PS_VSCALE_2A 0x68284
7255 #define _PS_VSCALE_1B 0x68984
7256 #define _PS_VSCALE_2B 0x68A84
7257 #define _PS_VSCALE_1C 0x69184
7258
7259 #define _PS_HSCALE_1A 0x68190
7260 #define _PS_HSCALE_2A 0x68290
7261 #define _PS_HSCALE_1B 0x68990
7262 #define _PS_HSCALE_2B 0x68A90
7263 #define _PS_HSCALE_1C 0x69190
7264
7265 #define _PS_VPHASE_1A 0x68188
7266 #define _PS_VPHASE_2A 0x68288
7267 #define _PS_VPHASE_1B 0x68988
7268 #define _PS_VPHASE_2B 0x68A88
7269 #define _PS_VPHASE_1C 0x69188
7270 #define PS_Y_PHASE(x) ((x) << 16)
7271 #define PS_UV_RGB_PHASE(x) ((x) << 0)
7272 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7273 #define PS_PHASE_TRIP (1 << 0)
7274
7275 #define _PS_HPHASE_1A 0x68194
7276 #define _PS_HPHASE_2A 0x68294
7277 #define _PS_HPHASE_1B 0x68994
7278 #define _PS_HPHASE_2B 0x68A94
7279 #define _PS_HPHASE_1C 0x69194
7280
7281 #define _PS_ECC_STAT_1A 0x681D0
7282 #define _PS_ECC_STAT_2A 0x682D0
7283 #define _PS_ECC_STAT_1B 0x689D0
7284 #define _PS_ECC_STAT_2B 0x68AD0
7285 #define _PS_ECC_STAT_1C 0x691D0
7286
7287 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
7288 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
7289 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7290 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
7291 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
7292 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7293 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
7294 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
7295 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7296 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
7297 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
7298 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7299 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
7300 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
7301 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7302 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
7303 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
7304 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7305 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
7306 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
7307 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7308 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
7309 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
7310 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7311 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
7312 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
7313 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
7314 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
7315
7316 /* legacy palette */
7317 #define _LGC_PALETTE_A 0x4a000
7318 #define _LGC_PALETTE_B 0x4a800
7319 #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7320 #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7321 #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
7322 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
7323
7324 /* ilk/snb precision palette */
7325 #define _PREC_PALETTE_A 0x4b000
7326 #define _PREC_PALETTE_B 0x4c000
7327 #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7328 #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7329 #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
7330 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7331
7332 #define _PREC_PIPEAGCMAX 0x4d000
7333 #define _PREC_PIPEBGCMAX 0x4d010
7334 #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7335
7336 #define _GAMMA_MODE_A 0x4a480
7337 #define _GAMMA_MODE_B 0x4ac80
7338 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
7339 #define PRE_CSC_GAMMA_ENABLE (1 << 31)
7340 #define POST_CSC_GAMMA_ENABLE (1 << 30)
7341 #define GAMMA_MODE_MODE_MASK (3 << 0)
7342 #define GAMMA_MODE_MODE_8BIT (0 << 0)
7343 #define GAMMA_MODE_MODE_10BIT (1 << 0)
7344 #define GAMMA_MODE_MODE_12BIT (2 << 0)
7345 #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7346 #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
7347
7348 /* DMC/CSR */
7349 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
7350 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7351 #define CSR_HTP_ADDR_SKL 0x00500034
7352 #define CSR_SSP_BASE _MMIO(0x8F074)
7353 #define CSR_HTP_SKL _MMIO(0x8F004)
7354 #define CSR_LAST_WRITE _MMIO(0x8F034)
7355 #define CSR_LAST_WRITE_VALUE 0xc003b400
7356 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7357 #define CSR_MMIO_START_RANGE 0x80000
7358 #define CSR_MMIO_END_RANGE 0x8FFFF
7359 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7360 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7361 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
7362 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7363 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
7364
7365 #define DMC_DEBUG3 _MMIO(0x101090)
7366
7367 /* Display Internal Timeout Register */
7368 #define RM_TIMEOUT _MMIO(0x42060)
7369 #define MMIO_TIMEOUT_US(us) ((us) << 0)
7370
7371 /* interrupts */
7372 #define DE_MASTER_IRQ_CONTROL (1 << 31)
7373 #define DE_SPRITEB_FLIP_DONE (1 << 29)
7374 #define DE_SPRITEA_FLIP_DONE (1 << 28)
7375 #define DE_PLANEB_FLIP_DONE (1 << 27)
7376 #define DE_PLANEA_FLIP_DONE (1 << 26)
7377 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7378 #define DE_PCU_EVENT (1 << 25)
7379 #define DE_GTT_FAULT (1 << 24)
7380 #define DE_POISON (1 << 23)
7381 #define DE_PERFORM_COUNTER (1 << 22)
7382 #define DE_PCH_EVENT (1 << 21)
7383 #define DE_AUX_CHANNEL_A (1 << 20)
7384 #define DE_DP_A_HOTPLUG (1 << 19)
7385 #define DE_GSE (1 << 18)
7386 #define DE_PIPEB_VBLANK (1 << 15)
7387 #define DE_PIPEB_EVEN_FIELD (1 << 14)
7388 #define DE_PIPEB_ODD_FIELD (1 << 13)
7389 #define DE_PIPEB_LINE_COMPARE (1 << 12)
7390 #define DE_PIPEB_VSYNC (1 << 11)
7391 #define DE_PIPEB_CRC_DONE (1 << 10)
7392 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7393 #define DE_PIPEA_VBLANK (1 << 7)
7394 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
7395 #define DE_PIPEA_EVEN_FIELD (1 << 6)
7396 #define DE_PIPEA_ODD_FIELD (1 << 5)
7397 #define DE_PIPEA_LINE_COMPARE (1 << 4)
7398 #define DE_PIPEA_VSYNC (1 << 3)
7399 #define DE_PIPEA_CRC_DONE (1 << 2)
7400 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
7401 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
7402 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
7403
7404 /* More Ivybridge lolz */
7405 #define DE_ERR_INT_IVB (1 << 30)
7406 #define DE_GSE_IVB (1 << 29)
7407 #define DE_PCH_EVENT_IVB (1 << 28)
7408 #define DE_DP_A_HOTPLUG_IVB (1 << 27)
7409 #define DE_AUX_CHANNEL_A_IVB (1 << 26)
7410 #define DE_EDP_PSR_INT_HSW (1 << 19)
7411 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7412 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7413 #define DE_PIPEC_VBLANK_IVB (1 << 10)
7414 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7415 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7416 #define DE_PIPEB_VBLANK_IVB (1 << 5)
7417 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7418 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7419 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7420 #define DE_PIPEA_VBLANK_IVB (1 << 0)
7421 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
7422
7423 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7424 #define MASTER_INTERRUPT_ENABLE (1 << 31)
7425
7426 #define DEISR _MMIO(0x44000)
7427 #define DEIMR _MMIO(0x44004)
7428 #define DEIIR _MMIO(0x44008)
7429 #define DEIER _MMIO(0x4400c)
7430
7431 #define GTISR _MMIO(0x44010)
7432 #define GTIMR _MMIO(0x44014)
7433 #define GTIIR _MMIO(0x44018)
7434 #define GTIER _MMIO(0x4401c)
7435
7436 #define GEN8_MASTER_IRQ _MMIO(0x44200)
7437 #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7438 #define GEN8_PCU_IRQ (1 << 30)
7439 #define GEN8_DE_PCH_IRQ (1 << 23)
7440 #define GEN8_DE_MISC_IRQ (1 << 22)
7441 #define GEN8_DE_PORT_IRQ (1 << 20)
7442 #define GEN8_DE_PIPE_C_IRQ (1 << 18)
7443 #define GEN8_DE_PIPE_B_IRQ (1 << 17)
7444 #define GEN8_DE_PIPE_A_IRQ (1 << 16)
7445 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7446 #define GEN8_GT_VECS_IRQ (1 << 6)
7447 #define GEN8_GT_GUC_IRQ (1 << 5)
7448 #define GEN8_GT_PM_IRQ (1 << 4)
7449 #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7450 #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
7451 #define GEN8_GT_BCS_IRQ (1 << 1)
7452 #define GEN8_GT_RCS_IRQ (1 << 0)
7453
7454 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7455 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7456 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7457 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7458
7459 #define GEN8_RCS_IRQ_SHIFT 0
7460 #define GEN8_BCS_IRQ_SHIFT 16
7461 #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7462 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
7463 #define GEN8_VECS_IRQ_SHIFT 0
7464 #define GEN8_WD_IRQ_SHIFT 16
7465
7466 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7467 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7468 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7469 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7470 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
7471 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7472 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7473 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7474 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7475 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7476 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
7477 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
7478 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7479 #define GEN8_PIPE_VSYNC (1 << 1)
7480 #define GEN8_PIPE_VBLANK (1 << 0)
7481 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
7482 #define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7483 #define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7484 #define GEN11_PIPE_PLANE5_FAULT (1 << 20)
7485 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
7486 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7487 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7488 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
7489 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
7490 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7491 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7492 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
7493 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
7494 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7495 (GEN8_PIPE_CURSOR_FAULT | \
7496 GEN8_PIPE_SPRITE_FAULT | \
7497 GEN8_PIPE_PRIMARY_FAULT)
7498 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7499 (GEN9_PIPE_CURSOR_FAULT | \
7500 GEN9_PIPE_PLANE4_FAULT | \
7501 GEN9_PIPE_PLANE3_FAULT | \
7502 GEN9_PIPE_PLANE2_FAULT | \
7503 GEN9_PIPE_PLANE1_FAULT)
7504 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7505 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7506 GEN11_PIPE_PLANE7_FAULT | \
7507 GEN11_PIPE_PLANE6_FAULT | \
7508 GEN11_PIPE_PLANE5_FAULT)
7509
7510 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
7511 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
7512 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
7513 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
7514 #define DSI1_NON_TE (1 << 31)
7515 #define DSI0_NON_TE (1 << 30)
7516 #define ICL_AUX_CHANNEL_E (1 << 29)
7517 #define CNL_AUX_CHANNEL_F (1 << 28)
7518 #define GEN9_AUX_CHANNEL_D (1 << 27)
7519 #define GEN9_AUX_CHANNEL_C (1 << 26)
7520 #define GEN9_AUX_CHANNEL_B (1 << 25)
7521 #define DSI1_TE (1 << 24)
7522 #define DSI0_TE (1 << 23)
7523 #define BXT_DE_PORT_HP_DDIC (1 << 5)
7524 #define BXT_DE_PORT_HP_DDIB (1 << 4)
7525 #define BXT_DE_PORT_HP_DDIA (1 << 3)
7526 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7527 BXT_DE_PORT_HP_DDIB | \
7528 BXT_DE_PORT_HP_DDIC)
7529 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
7530 #define BXT_DE_PORT_GMBUS (1 << 1)
7531 #define GEN8_AUX_CHANNEL_A (1 << 0)
7532 #define TGL_DE_PORT_AUX_USBC6 (1 << 13)
7533 #define TGL_DE_PORT_AUX_USBC5 (1 << 12)
7534 #define TGL_DE_PORT_AUX_USBC4 (1 << 11)
7535 #define TGL_DE_PORT_AUX_USBC3 (1 << 10)
7536 #define TGL_DE_PORT_AUX_USBC2 (1 << 9)
7537 #define TGL_DE_PORT_AUX_USBC1 (1 << 8)
7538 #define TGL_DE_PORT_AUX_DDIC (1 << 2)
7539 #define TGL_DE_PORT_AUX_DDIB (1 << 1)
7540 #define TGL_DE_PORT_AUX_DDIA (1 << 0)
7541
7542 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
7543 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
7544 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
7545 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
7546 #define GEN8_DE_MISC_GSE (1 << 27)
7547 #define GEN8_DE_EDP_PSR (1 << 19)
7548
7549 #define GEN8_PCU_ISR _MMIO(0x444e0)
7550 #define GEN8_PCU_IMR _MMIO(0x444e4)
7551 #define GEN8_PCU_IIR _MMIO(0x444e8)
7552 #define GEN8_PCU_IER _MMIO(0x444ec)
7553
7554 #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7555 #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7556 #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7557 #define GEN11_GU_MISC_IER _MMIO(0x444fc)
7558 #define GEN11_GU_MISC_GSE (1 << 27)
7559
7560 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7561 #define GEN11_MASTER_IRQ (1 << 31)
7562 #define GEN11_PCU_IRQ (1 << 30)
7563 #define GEN11_GU_MISC_IRQ (1 << 29)
7564 #define GEN11_DISPLAY_IRQ (1 << 16)
7565 #define GEN11_GT_DW_IRQ(x) (1 << (x))
7566 #define GEN11_GT_DW1_IRQ (1 << 1)
7567 #define GEN11_GT_DW0_IRQ (1 << 0)
7568
7569 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7570 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7571 #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7572 #define GEN11_DE_PCH_IRQ (1 << 23)
7573 #define GEN11_DE_MISC_IRQ (1 << 22)
7574 #define GEN11_DE_HPD_IRQ (1 << 21)
7575 #define GEN11_DE_PORT_IRQ (1 << 20)
7576 #define GEN11_DE_PIPE_C (1 << 18)
7577 #define GEN11_DE_PIPE_B (1 << 17)
7578 #define GEN11_DE_PIPE_A (1 << 16)
7579
7580 #define GEN11_DE_HPD_ISR _MMIO(0x44470)
7581 #define GEN11_DE_HPD_IMR _MMIO(0x44474)
7582 #define GEN11_DE_HPD_IIR _MMIO(0x44478)
7583 #define GEN11_DE_HPD_IER _MMIO(0x4447c)
7584 #define GEN12_TC6_HOTPLUG (1 << 21)
7585 #define GEN12_TC5_HOTPLUG (1 << 20)
7586 #define GEN11_TC4_HOTPLUG (1 << 19)
7587 #define GEN11_TC3_HOTPLUG (1 << 18)
7588 #define GEN11_TC2_HOTPLUG (1 << 17)
7589 #define GEN11_TC1_HOTPLUG (1 << 16)
7590 #define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
7591 #define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7592 GEN12_TC5_HOTPLUG | \
7593 GEN11_TC4_HOTPLUG | \
7594 GEN11_TC3_HOTPLUG | \
7595 GEN11_TC2_HOTPLUG | \
7596 GEN11_TC1_HOTPLUG)
7597 #define GEN12_TBT6_HOTPLUG (1 << 5)
7598 #define GEN12_TBT5_HOTPLUG (1 << 4)
7599 #define GEN11_TBT4_HOTPLUG (1 << 3)
7600 #define GEN11_TBT3_HOTPLUG (1 << 2)
7601 #define GEN11_TBT2_HOTPLUG (1 << 1)
7602 #define GEN11_TBT1_HOTPLUG (1 << 0)
7603 #define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
7604 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7605 GEN12_TBT5_HOTPLUG | \
7606 GEN11_TBT4_HOTPLUG | \
7607 GEN11_TBT3_HOTPLUG | \
7608 GEN11_TBT2_HOTPLUG | \
7609 GEN11_TBT1_HOTPLUG)
7610
7611 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
7612 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7613 #define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7614 #define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7615 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7616 #define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7617
7618 #define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7619 #define GEN11_CSME (31)
7620 #define GEN11_GUNIT (28)
7621 #define GEN11_GUC (25)
7622 #define GEN11_WDPERF (20)
7623 #define GEN11_KCR (19)
7624 #define GEN11_GTPM (16)
7625 #define GEN11_BCS (15)
7626 #define GEN11_RCS0 (0)
7627
7628 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7629 #define GEN11_VECS(x) (31 - (x))
7630 #define GEN11_VCS(x) (x)
7631
7632 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
7633
7634 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7635 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7636 #define GEN11_INTR_DATA_VALID (1 << 31)
7637 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7638 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7639 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
7640 /* irq instances for OTHER_CLASS */
7641 #define OTHER_GUC_INSTANCE 0
7642 #define OTHER_GTPM_INSTANCE 1
7643
7644 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
7645
7646 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7647 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7648
7649 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
7650
7651 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7652 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7653 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7654 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7655 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7656 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7657
7658 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7659 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7660 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7661 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7662 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7663 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7664 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7665 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7666 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7667
7668 #define ENGINE1_MASK REG_GENMASK(31, 16)
7669 #define ENGINE0_MASK REG_GENMASK(15, 0)
7670
7671 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
7672 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
7673 #define ILK_ELPIN_409_SELECT (1 << 25)
7674 #define ILK_DPARB_GATE (1 << 22)
7675 #define ILK_VSDPFD_FULL (1 << 21)
7676 #define FUSE_STRAP _MMIO(0x42014)
7677 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7678 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7679 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
7680 #define IVB_PIPE_C_DISABLE (1 << 28)
7681 #define ILK_HDCP_DISABLE (1 << 25)
7682 #define ILK_eDP_A_DISABLE (1 << 24)
7683 #define HSW_CDCLK_LIMIT (1 << 24)
7684 #define ILK_DESKTOP (1 << 23)
7685 #define HSW_CPU_SSC_ENABLE (1 << 21)
7686
7687 #define FUSE_STRAP3 _MMIO(0x42020)
7688 #define HSW_REF_CLK_SELECT (1 << 1)
7689
7690 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
7691 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7692 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7693 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7694 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7695 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7696
7697 #define IVB_CHICKEN3 _MMIO(0x4200c)
7698 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7699 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7700
7701 #define CHICKEN_PAR1_1 _MMIO(0x42080)
7702 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
7703 #define DPA_MASK_VBLANK_SRD (1 << 15)
7704 #define FORCE_ARB_IDLE_PLANES (1 << 14)
7705 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
7706
7707 #define CHICKEN_PAR2_1 _MMIO(0x42090)
7708 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7709
7710 #define CHICKEN_MISC_2 _MMIO(0x42084)
7711 #define CNL_COMP_PWR_DOWN (1 << 23)
7712 #define GLK_CL2_PWR_DOWN (1 << 12)
7713 #define GLK_CL1_PWR_DOWN (1 << 11)
7714 #define GLK_CL0_PWR_DOWN (1 << 10)
7715
7716 #define CHICKEN_MISC_4 _MMIO(0x4208c)
7717 #define FBC_STRIDE_OVERRIDE (1 << 13)
7718 #define FBC_STRIDE_MASK 0x1FFF
7719
7720 #define _CHICKEN_PIPESL_1_A 0x420b0
7721 #define _CHICKEN_PIPESL_1_B 0x420b4
7722 #define HSW_FBCQ_DIS (1 << 22)
7723 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
7724 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
7725
7726 #define _CHICKEN_TRANS_A 0x420c0
7727 #define _CHICKEN_TRANS_B 0x420c4
7728 #define _CHICKEN_TRANS_C 0x420c8
7729 #define _CHICKEN_TRANS_EDP 0x420cc
7730 #define _CHICKEN_TRANS_D 0x420d8
7731 #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
7732 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
7733 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
7734 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
7735 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
7736 [TRANSCODER_D] = _CHICKEN_TRANS_D))
7737 #define HSW_FRAME_START_DELAY_MASK (3 << 27)
7738 #define HSW_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
7739 #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7740 #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7741 #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7742 #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7743 #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7744 #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7745 #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
7746
7747 #define DISP_ARB_CTL _MMIO(0x45000)
7748 #define DISP_FBC_MEMORY_WAKE (1 << 31)
7749 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7750 #define DISP_FBC_WM_DIS (1 << 15)
7751 #define DISP_ARB_CTL2 _MMIO(0x45004)
7752 #define DISP_DATA_PARTITION_5_6 (1 << 6)
7753 #define DISP_IPC_ENABLE (1 << 3)
7754 #define DBUF_CTL _MMIO(0x45008)
7755 #define DBUF_CTL_S1 _MMIO(0x45008)
7756 #define DBUF_CTL_S2 _MMIO(0x44FE8)
7757 #define DBUF_POWER_REQUEST (1 << 31)
7758 #define DBUF_POWER_STATE (1 << 30)
7759 #define GEN7_MSG_CTL _MMIO(0x45010)
7760 #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7761 #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
7762
7763 #define BW_BUDDY1_CTL _MMIO(0x45140)
7764 #define BW_BUDDY2_CTL _MMIO(0x45150)
7765 #define BW_BUDDY_DISABLE REG_BIT(31)
7766
7767 #define BW_BUDDY1_PAGE_MASK _MMIO(0x45144)
7768 #define BW_BUDDY2_PAGE_MASK _MMIO(0x45154)
7769
7770 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
7771 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
7772
7773 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
7774 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7775 #define MASK_WAKEMEM (1 << 13)
7776 #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
7777
7778 #define SKL_DFSM _MMIO(0x51000)
7779 #define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
7780 #define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
7781 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7782 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7783 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7784 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7785 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
7786 #define ICL_DFSM_DMC_DISABLE (1 << 23)
7787 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7788 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7789 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7790 #define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
7791 #define CNL_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
7792
7793 #define SKL_DSSM _MMIO(0x51004)
7794 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7795 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7796 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7797 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7798 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
7799
7800 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7801 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
7802
7803 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
7804 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7805 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
7806
7807 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
7808 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
7809 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
7810 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
7811
7812 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
7813 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
7814 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7815 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7816 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7817 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7818 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
7819
7820 /* GEN7 chicken */
7821 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
7822 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7823 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7824
7825 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7826 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7827 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7828 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7829 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7830
7831 #define GEN8_L3CNTLREG _MMIO(0x7034)
7832 #define GEN8_ERRDETBCTRL (1 << 9)
7833
7834 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7835 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
7836 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE (1 << 9)
7837
7838 #define HIZ_CHICKEN _MMIO(0x7018)
7839 # define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7840 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
7841
7842 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
7843 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
7844
7845 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7846 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
7847
7848 #define GEN7_SARCHKMD _MMIO(0xB000)
7849 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
7850 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
7851
7852 #define GEN7_L3SQCREG1 _MMIO(0xB010)
7853 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7854
7855 #define GEN8_L3SQCREG1 _MMIO(0xB100)
7856 /*
7857 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7858 * Using the formula in BSpec leads to a hang, while the formula here works
7859 * fine and matches the formulas for all other platforms. A BSpec change
7860 * request has been filed to clarify this.
7861 */
7862 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7863 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
7864 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
7865
7866 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
7867 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
7868 #define GEN7_L3AGDIS (1 << 19)
7869 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
7870 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
7871
7872 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
7873 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7874 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7875 #define GEN11_I2M_WRITE_DISABLE (1 << 28)
7876
7877 #define GEN7_L3SQCREG4 _MMIO(0xb034)
7878 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
7879
7880 #define GEN11_SCRATCH2 _MMIO(0xb140)
7881 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7882
7883 #define GEN8_L3SQCREG4 _MMIO(0xb118)
7884 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7885 #define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7886 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
7887
7888 /* GEN8 chicken */
7889 #define HDC_CHICKEN0 _MMIO(0x7300)
7890 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
7891 #define ICL_HDC_MODE _MMIO(0xE5F4)
7892 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7893 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7894 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7895 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7896 #define HDC_FORCE_NON_COHERENT (1 << 4)
7897 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
7898
7899 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7900
7901 /* GEN9 chicken */
7902 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
7903 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7904
7905 #define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7906 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7907
7908 /* WaCatErrorRejectionIssue */
7909 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
7910 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
7911
7912 #define HSW_SCRATCH1 _MMIO(0xb038)
7913 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
7914
7915 #define BDW_SCRATCH1 _MMIO(0xb11c)
7916 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
7917
7918 /*GEN11 chicken */
7919 #define _PIPEA_CHICKEN 0x70038
7920 #define _PIPEB_CHICKEN 0x71038
7921 #define _PIPEC_CHICKEN 0x72038
7922 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7923 _PIPEB_CHICKEN)
7924 #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7925 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7926
7927 #define FF_MODE2 _MMIO(0x6604)
7928 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
7929 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
7930
7931 /* PCH */
7932
7933 #define PCH_DISPLAY_BASE 0xc0000u
7934
7935 /* south display engine interrupt: IBX */
7936 #define SDE_AUDIO_POWER_D (1 << 27)
7937 #define SDE_AUDIO_POWER_C (1 << 26)
7938 #define SDE_AUDIO_POWER_B (1 << 25)
7939 #define SDE_AUDIO_POWER_SHIFT (25)
7940 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7941 #define SDE_GMBUS (1 << 24)
7942 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7943 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7944 #define SDE_AUDIO_HDCP_MASK (3 << 22)
7945 #define SDE_AUDIO_TRANSB (1 << 21)
7946 #define SDE_AUDIO_TRANSA (1 << 20)
7947 #define SDE_AUDIO_TRANS_MASK (3 << 20)
7948 #define SDE_POISON (1 << 19)
7949 /* 18 reserved */
7950 #define SDE_FDI_RXB (1 << 17)
7951 #define SDE_FDI_RXA (1 << 16)
7952 #define SDE_FDI_MASK (3 << 16)
7953 #define SDE_AUXD (1 << 15)
7954 #define SDE_AUXC (1 << 14)
7955 #define SDE_AUXB (1 << 13)
7956 #define SDE_AUX_MASK (7 << 13)
7957 /* 12 reserved */
7958 #define SDE_CRT_HOTPLUG (1 << 11)
7959 #define SDE_PORTD_HOTPLUG (1 << 10)
7960 #define SDE_PORTC_HOTPLUG (1 << 9)
7961 #define SDE_PORTB_HOTPLUG (1 << 8)
7962 #define SDE_SDVOB_HOTPLUG (1 << 6)
7963 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7964 SDE_SDVOB_HOTPLUG | \
7965 SDE_PORTB_HOTPLUG | \
7966 SDE_PORTC_HOTPLUG | \
7967 SDE_PORTD_HOTPLUG)
7968 #define SDE_TRANSB_CRC_DONE (1 << 5)
7969 #define SDE_TRANSB_CRC_ERR (1 << 4)
7970 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
7971 #define SDE_TRANSA_CRC_DONE (1 << 2)
7972 #define SDE_TRANSA_CRC_ERR (1 << 1)
7973 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
7974 #define SDE_TRANS_MASK (0x3f)
7975
7976 /* south display engine interrupt: CPT - CNP */
7977 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
7978 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
7979 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
7980 #define SDE_AUDIO_POWER_SHIFT_CPT 29
7981 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7982 #define SDE_AUXD_CPT (1 << 27)
7983 #define SDE_AUXC_CPT (1 << 26)
7984 #define SDE_AUXB_CPT (1 << 25)
7985 #define SDE_AUX_MASK_CPT (7 << 25)
7986 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
7987 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
7988 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7989 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7990 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
7991 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
7992 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
7993 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
7994 SDE_SDVOB_HOTPLUG_CPT | \
7995 SDE_PORTD_HOTPLUG_CPT | \
7996 SDE_PORTC_HOTPLUG_CPT | \
7997 SDE_PORTB_HOTPLUG_CPT)
7998 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7999 SDE_PORTD_HOTPLUG_CPT | \
8000 SDE_PORTC_HOTPLUG_CPT | \
8001 SDE_PORTB_HOTPLUG_CPT | \
8002 SDE_PORTA_HOTPLUG_SPT)
8003 #define SDE_GMBUS_CPT (1 << 17)
8004 #define SDE_ERROR_CPT (1 << 16)
8005 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8006 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8007 #define SDE_FDI_RXC_CPT (1 << 8)
8008 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8009 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8010 #define SDE_FDI_RXB_CPT (1 << 4)
8011 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8012 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8013 #define SDE_FDI_RXA_CPT (1 << 0)
8014 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8015 SDE_AUDIO_CP_REQ_B_CPT | \
8016 SDE_AUDIO_CP_REQ_A_CPT)
8017 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8018 SDE_AUDIO_CP_CHG_B_CPT | \
8019 SDE_AUDIO_CP_CHG_A_CPT)
8020 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8021 SDE_FDI_RXB_CPT | \
8022 SDE_FDI_RXA_CPT)
8023
8024 /* south display engine interrupt: ICP/TGP */
8025 #define SDE_GMBUS_ICP (1 << 23)
8026 #define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
8027 #define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
8028 #define SDE_DDI_MASK_ICP (SDE_DDI_HOTPLUG_ICP(PORT_B) | \
8029 SDE_DDI_HOTPLUG_ICP(PORT_A))
8030 #define SDE_TC_MASK_ICP (SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8031 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8032 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8033 SDE_TC_HOTPLUG_ICP(PORT_TC1))
8034 #define SDE_DDI_MASK_TGP (SDE_DDI_HOTPLUG_ICP(PORT_C) | \
8035 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
8036 SDE_DDI_HOTPLUG_ICP(PORT_A))
8037 #define SDE_TC_MASK_TGP (SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
8038 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
8039 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
8040 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
8041 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
8042 SDE_TC_HOTPLUG_ICP(PORT_TC1))
8043
8044 #define SDEISR _MMIO(0xc4000)
8045 #define SDEIMR _MMIO(0xc4004)
8046 #define SDEIIR _MMIO(0xc4008)
8047 #define SDEIER _MMIO(0xc400c)
8048
8049 #define SERR_INT _MMIO(0xc4040)
8050 #define SERR_INT_POISON (1 << 31)
8051 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8052
8053 /* digital port hotplug */
8054 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
8055 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
8056 #define BXT_DDIA_HPD_INVERT (1 << 27)
8057 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8058 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8059 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8060 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
8061 #define PORTD_HOTPLUG_ENABLE (1 << 20)
8062 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8063 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8064 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8065 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8066 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8067 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
8068 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8069 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8070 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
8071 #define PORTC_HOTPLUG_ENABLE (1 << 12)
8072 #define BXT_DDIC_HPD_INVERT (1 << 11)
8073 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8074 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8075 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8076 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8077 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8078 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
8079 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8080 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8081 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
8082 #define PORTB_HOTPLUG_ENABLE (1 << 4)
8083 #define BXT_DDIB_HPD_INVERT (1 << 3)
8084 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8085 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8086 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8087 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8088 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8089 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
8090 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8091 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8092 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
8093 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8094 BXT_DDIB_HPD_INVERT | \
8095 BXT_DDIC_HPD_INVERT)
8096
8097 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
8098 #define PORTE_HOTPLUG_ENABLE (1 << 4)
8099 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
8100 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8101 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8102 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8103
8104 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
8105 * functionality covered in PCH_PORT_HOTPLUG is split into
8106 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8107 */
8108
8109 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
8110 #define SHOTPLUG_CTL_DDI_HPD_ENABLE(port) (0x8 << (4 * (port)))
8111 #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port) (0x3 << (4 * (port)))
8112 #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port) (0x0 << (4 * (port)))
8113 #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port) (0x1 << (4 * (port)))
8114 #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port) (0x2 << (4 * (port)))
8115 #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port) (0x3 << (4 * (port)))
8116
8117 #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
8118 #define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
8119
8120 #define SHPD_FILTER_CNT _MMIO(0xc4038)
8121 #define SHPD_FILTER_CNT_500_ADJ 0x001D9
8122
8123 /* Icelake DSC Rate Control Range Parameter Registers */
8124 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
8125 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
8126 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
8127 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
8128 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
8129 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
8130 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
8131 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
8132 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
8133 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
8134 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
8135 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
8136 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8137 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
8138 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
8139 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8140 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
8141 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
8142 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8143 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
8144 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
8145 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8146 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
8147 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
8148 #define RC_BPG_OFFSET_SHIFT 10
8149 #define RC_MAX_QP_SHIFT 5
8150 #define RC_MIN_QP_SHIFT 0
8151
8152 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
8153 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
8154 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
8155 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
8156 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
8157 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
8158 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
8159 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
8160 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
8161 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
8162 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8163 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8164 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8165 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8166 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8167 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8168 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8169 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8170 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8171 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8172 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8173 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8174 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8175 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8176
8177 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8178 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8179 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8180 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8181 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8182 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8183 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8184 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8185 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8186 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8187 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8188 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8189 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8190 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8191 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8192 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8193 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8194 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8195 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8196 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8197 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8198 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8199 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8200 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8201
8202 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8203 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8204 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8205 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8206 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8207 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8208 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8209 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8210 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8211 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8212 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8213 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8214 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8215 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8216 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8217 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8218 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8219 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8220 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8221 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8222 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8223 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8224 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8225 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8226
8227 #define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8228 #define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8229
8230 #define ICP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8231 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
8232 #define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8233 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8234 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8235 ICP_TC_HPD_ENABLE(PORT_TC1))
8236 #define TGP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
8237 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8238 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
8239 #define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8240 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8241 ICP_TC_HPD_ENABLE_MASK)
8242
8243 #define _PCH_DPLL_A 0xc6014
8244 #define _PCH_DPLL_B 0xc6018
8245 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
8246
8247 #define _PCH_FPA0 0xc6040
8248 #define FP_CB_TUNE (0x3 << 22)
8249 #define _PCH_FPA1 0xc6044
8250 #define _PCH_FPB0 0xc6048
8251 #define _PCH_FPB1 0xc604c
8252 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8253 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
8254
8255 #define PCH_DPLL_TEST _MMIO(0xc606c)
8256
8257 #define PCH_DREF_CONTROL _MMIO(0xC6200)
8258 #define DREF_CONTROL_MASK 0x7fc3
8259 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8260 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8261 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8262 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8263 #define DREF_SSC_SOURCE_DISABLE (0 << 11)
8264 #define DREF_SSC_SOURCE_ENABLE (2 << 11)
8265 #define DREF_SSC_SOURCE_MASK (3 << 11)
8266 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8267 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8268 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8269 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8270 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8271 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8272 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8273 #define DREF_SSC4_DOWNSPREAD (0 << 6)
8274 #define DREF_SSC4_CENTERSPREAD (1 << 6)
8275 #define DREF_SSC1_DISABLE (0 << 1)
8276 #define DREF_SSC1_ENABLE (1 << 1)
8277 #define DREF_SSC4_DISABLE (0)
8278 #define DREF_SSC4_ENABLE (1)
8279
8280 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
8281 #define FDL_TP1_TIMER_SHIFT 12
8282 #define FDL_TP1_TIMER_MASK (3 << 12)
8283 #define FDL_TP2_TIMER_SHIFT 10
8284 #define FDL_TP2_TIMER_MASK (3 << 10)
8285 #define RAWCLK_FREQ_MASK 0x3ff
8286 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8287 #define CNP_RAWCLK_DIV(div) ((div) << 16)
8288 #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
8289 #define CNP_RAWCLK_DEN(den) ((den) << 26)
8290 #define ICP_RAWCLK_NUM(num) ((num) << 11)
8291
8292 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
8293
8294 #define PCH_SSC4_PARMS _MMIO(0xc6210)
8295 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
8296
8297 #define PCH_DPLL_SEL _MMIO(0xc7000)
8298 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
8299 #define TRANS_DPLLA_SEL(pipe) 0
8300 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8301
8302 /* transcoder */
8303
8304 #define _PCH_TRANS_HTOTAL_A 0xe0000
8305 #define TRANS_HTOTAL_SHIFT 16
8306 #define TRANS_HACTIVE_SHIFT 0
8307 #define _PCH_TRANS_HBLANK_A 0xe0004
8308 #define TRANS_HBLANK_END_SHIFT 16
8309 #define TRANS_HBLANK_START_SHIFT 0
8310 #define _PCH_TRANS_HSYNC_A 0xe0008
8311 #define TRANS_HSYNC_END_SHIFT 16
8312 #define TRANS_HSYNC_START_SHIFT 0
8313 #define _PCH_TRANS_VTOTAL_A 0xe000c
8314 #define TRANS_VTOTAL_SHIFT 16
8315 #define TRANS_VACTIVE_SHIFT 0
8316 #define _PCH_TRANS_VBLANK_A 0xe0010
8317 #define TRANS_VBLANK_END_SHIFT 16
8318 #define TRANS_VBLANK_START_SHIFT 0
8319 #define _PCH_TRANS_VSYNC_A 0xe0014
8320 #define TRANS_VSYNC_END_SHIFT 16
8321 #define TRANS_VSYNC_START_SHIFT 0
8322 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
8323
8324 #define _PCH_TRANSA_DATA_M1 0xe0030
8325 #define _PCH_TRANSA_DATA_N1 0xe0034
8326 #define _PCH_TRANSA_DATA_M2 0xe0038
8327 #define _PCH_TRANSA_DATA_N2 0xe003c
8328 #define _PCH_TRANSA_LINK_M1 0xe0040
8329 #define _PCH_TRANSA_LINK_N1 0xe0044
8330 #define _PCH_TRANSA_LINK_M2 0xe0048
8331 #define _PCH_TRANSA_LINK_N2 0xe004c
8332
8333 /* Per-transcoder DIP controls (PCH) */
8334 #define _VIDEO_DIP_CTL_A 0xe0200
8335 #define _VIDEO_DIP_DATA_A 0xe0208
8336 #define _VIDEO_DIP_GCP_A 0xe0210
8337 #define GCP_COLOR_INDICATION (1 << 2)
8338 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8339 #define GCP_AV_MUTE (1 << 0)
8340
8341 #define _VIDEO_DIP_CTL_B 0xe1200
8342 #define _VIDEO_DIP_DATA_B 0xe1208
8343 #define _VIDEO_DIP_GCP_B 0xe1210
8344
8345 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8346 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8347 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
8348
8349 /* Per-transcoder DIP controls (VLV) */
8350 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8351 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8352 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
8353
8354 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8355 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8356 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
8357
8358 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8359 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8360 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
8361
8362 #define VLV_TVIDEO_DIP_CTL(pipe) \
8363 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
8364 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
8365 #define VLV_TVIDEO_DIP_DATA(pipe) \
8366 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
8367 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
8368 #define VLV_TVIDEO_DIP_GCP(pipe) \
8369 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
8370 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
8371
8372 /* Haswell DIP controls */
8373
8374 #define _HSW_VIDEO_DIP_CTL_A 0x60200
8375 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8376 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8377 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8378 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8379 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8380 #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
8381 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8382 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8383 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8384 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8385 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8386 #define _HSW_VIDEO_DIP_GCP_A 0x60210
8387
8388 #define _HSW_VIDEO_DIP_CTL_B 0x61200
8389 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8390 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8391 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8392 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8393 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8394 #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
8395 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8396 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8397 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8398 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8399 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8400 #define _HSW_VIDEO_DIP_GCP_B 0x61210
8401
8402 /* Icelake PPS_DATA and _ECC DIP Registers.
8403 * These are available for transcoders B,C and eDP.
8404 * Adding the _A so as to reuse the _MMIO_TRANS2
8405 * definition, with which it offsets to the right location.
8406 */
8407
8408 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8409 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8410 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8411 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8412
8413 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8414 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8415 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8416 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8417 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8418 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
8419 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
8420 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
8421 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8422 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
8423
8424 #define _HSW_STEREO_3D_CTL_A 0x70020
8425 #define S3D_ENABLE (1 << 31)
8426 #define _HSW_STEREO_3D_CTL_B 0x71020
8427
8428 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
8429
8430 #define _PCH_TRANS_HTOTAL_B 0xe1000
8431 #define _PCH_TRANS_HBLANK_B 0xe1004
8432 #define _PCH_TRANS_HSYNC_B 0xe1008
8433 #define _PCH_TRANS_VTOTAL_B 0xe100c
8434 #define _PCH_TRANS_VBLANK_B 0xe1010
8435 #define _PCH_TRANS_VSYNC_B 0xe1014
8436 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8437
8438 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8439 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8440 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8441 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8442 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8443 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8444 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8445
8446 #define _PCH_TRANSB_DATA_M1 0xe1030
8447 #define _PCH_TRANSB_DATA_N1 0xe1034
8448 #define _PCH_TRANSB_DATA_M2 0xe1038
8449 #define _PCH_TRANSB_DATA_N2 0xe103c
8450 #define _PCH_TRANSB_LINK_M1 0xe1040
8451 #define _PCH_TRANSB_LINK_N1 0xe1044
8452 #define _PCH_TRANSB_LINK_M2 0xe1048
8453 #define _PCH_TRANSB_LINK_N2 0xe104c
8454
8455 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8456 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8457 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8458 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8459 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8460 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8461 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8462 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8463
8464 #define _PCH_TRANSACONF 0xf0008
8465 #define _PCH_TRANSBCONF 0xf1008
8466 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8467 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8468 #define TRANS_DISABLE (0 << 31)
8469 #define TRANS_ENABLE (1 << 31)
8470 #define TRANS_STATE_MASK (1 << 30)
8471 #define TRANS_STATE_DISABLE (0 << 30)
8472 #define TRANS_STATE_ENABLE (1 << 30)
8473 #define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8474 #define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
8475 #define TRANS_INTERLACE_MASK (7 << 21)
8476 #define TRANS_PROGRESSIVE (0 << 21)
8477 #define TRANS_INTERLACED (3 << 21)
8478 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8479 #define TRANS_8BPC (0 << 5)
8480 #define TRANS_10BPC (1 << 5)
8481 #define TRANS_6BPC (2 << 5)
8482 #define TRANS_12BPC (3 << 5)
8483
8484 #define _TRANSA_CHICKEN1 0xf0060
8485 #define _TRANSB_CHICKEN1 0xf1060
8486 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8487 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8488 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
8489 #define _TRANSA_CHICKEN2 0xf0064
8490 #define _TRANSB_CHICKEN2 0xf1064
8491 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8492 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8493 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8494 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8495 #define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
8496 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8497 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
8498
8499 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
8500 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
8501 #define FDIA_PHASE_SYNC_SHIFT_EN 18
8502 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8503 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8504 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
8505 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8506 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
8507 #define SPT_PWM_GRANULARITY (1 << 0)
8508 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
8509 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8510 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8511 #define LPT_PWM_GRANULARITY (1 << 5)
8512 #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
8513
8514 #define _FDI_RXA_CHICKEN 0xc200c
8515 #define _FDI_RXB_CHICKEN 0xc2010
8516 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8517 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
8518 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8519
8520 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
8521 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8522 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8523 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8524 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8525 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8526 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
8527
8528 /* CPU: FDI_TX */
8529 #define _FDI_TXA_CTL 0x60100
8530 #define _FDI_TXB_CTL 0x61100
8531 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8532 #define FDI_TX_DISABLE (0 << 31)
8533 #define FDI_TX_ENABLE (1 << 31)
8534 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8535 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8536 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8537 #define FDI_LINK_TRAIN_NONE (3 << 28)
8538 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8539 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8540 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8541 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8542 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8543 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8544 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8545 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8546 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8547 SNB has different settings. */
8548 /* SNB A-stepping */
8549 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8550 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8551 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8552 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8553 /* SNB B-stepping */
8554 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8555 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8556 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8557 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8558 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
8559 #define FDI_DP_PORT_WIDTH_SHIFT 19
8560 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8561 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8562 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
8563 /* Ironlake: hardwired to 1 */
8564 #define FDI_TX_PLL_ENABLE (1 << 14)
8565
8566 /* Ivybridge has different bits for lolz */
8567 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8568 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8569 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8570 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
8571
8572 /* both Tx and Rx */
8573 #define FDI_COMPOSITE_SYNC (1 << 11)
8574 #define FDI_LINK_TRAIN_AUTO (1 << 10)
8575 #define FDI_SCRAMBLING_ENABLE (0 << 7)
8576 #define FDI_SCRAMBLING_DISABLE (1 << 7)
8577
8578 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
8579 #define _FDI_RXA_CTL 0xf000c
8580 #define _FDI_RXB_CTL 0xf100c
8581 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
8582 #define FDI_RX_ENABLE (1 << 31)
8583 /* train, dp width same as FDI_TX */
8584 #define FDI_FS_ERRC_ENABLE (1 << 27)
8585 #define FDI_FE_ERRC_ENABLE (1 << 26)
8586 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8587 #define FDI_8BPC (0 << 16)
8588 #define FDI_10BPC (1 << 16)
8589 #define FDI_6BPC (2 << 16)
8590 #define FDI_12BPC (3 << 16)
8591 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8592 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8593 #define FDI_RX_PLL_ENABLE (1 << 13)
8594 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8595 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8596 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8597 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8598 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8599 #define FDI_PCDCLK (1 << 4)
8600 /* CPT */
8601 #define FDI_AUTO_TRAINING (1 << 10)
8602 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8603 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8604 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8605 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8606 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
8607
8608 #define _FDI_RXA_MISC 0xf0010
8609 #define _FDI_RXB_MISC 0xf1010
8610 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8611 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8612 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8613 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8614 #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8615 #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8616 #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
8617 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
8618
8619 #define _FDI_RXA_TUSIZE1 0xf0030
8620 #define _FDI_RXA_TUSIZE2 0xf0038
8621 #define _FDI_RXB_TUSIZE1 0xf1030
8622 #define _FDI_RXB_TUSIZE2 0xf1038
8623 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8624 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
8625
8626 /* FDI_RX interrupt register format */
8627 #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8628 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8629 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8630 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8631 #define FDI_RX_FS_CODE_ERR (1 << 6)
8632 #define FDI_RX_FE_CODE_ERR (1 << 5)
8633 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8634 #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8635 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8636 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8637 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
8638
8639 #define _FDI_RXA_IIR 0xf0014
8640 #define _FDI_RXA_IMR 0xf0018
8641 #define _FDI_RXB_IIR 0xf1014
8642 #define _FDI_RXB_IMR 0xf1018
8643 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8644 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
8645
8646 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
8647 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
8648
8649 #define PCH_LVDS _MMIO(0xe1180)
8650 #define LVDS_DETECTED (1 << 1)
8651
8652 #define _PCH_DP_B 0xe4100
8653 #define PCH_DP_B _MMIO(_PCH_DP_B)
8654 #define _PCH_DPB_AUX_CH_CTL 0xe4110
8655 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
8656 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
8657 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
8658 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
8659 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
8660
8661 #define _PCH_DP_C 0xe4200
8662 #define PCH_DP_C _MMIO(_PCH_DP_C)
8663 #define _PCH_DPC_AUX_CH_CTL 0xe4210
8664 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
8665 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
8666 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
8667 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
8668 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
8669
8670 #define _PCH_DP_D 0xe4300
8671 #define PCH_DP_D _MMIO(_PCH_DP_D)
8672 #define _PCH_DPD_AUX_CH_CTL 0xe4310
8673 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
8674 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
8675 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
8676 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
8677 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
8678
8679 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8680 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
8681
8682 /* CPT */
8683 #define _TRANS_DP_CTL_A 0xe0300
8684 #define _TRANS_DP_CTL_B 0xe1300
8685 #define _TRANS_DP_CTL_C 0xe2300
8686 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8687 #define TRANS_DP_OUTPUT_ENABLE (1 << 31)
8688 #define TRANS_DP_PORT_SEL_MASK (3 << 29)
8689 #define TRANS_DP_PORT_SEL_NONE (3 << 29)
8690 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
8691 #define TRANS_DP_AUDIO_ONLY (1 << 26)
8692 #define TRANS_DP_ENH_FRAMING (1 << 18)
8693 #define TRANS_DP_8BPC (0 << 9)
8694 #define TRANS_DP_10BPC (1 << 9)
8695 #define TRANS_DP_6BPC (2 << 9)
8696 #define TRANS_DP_12BPC (3 << 9)
8697 #define TRANS_DP_BPC_MASK (3 << 9)
8698 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8699 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
8700 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8701 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
8702 #define TRANS_DP_SYNC_MASK (3 << 3)
8703
8704 /* SNB eDP training params */
8705 /* SNB A-stepping */
8706 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8707 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8708 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8709 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8710 /* SNB B-stepping */
8711 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8712 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8713 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8714 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8715 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8716 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8717
8718 /* IVB */
8719 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8720 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8721 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8722 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8723 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8724 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8725 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
8726
8727 /* legacy values */
8728 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8729 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8730 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8731 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8732 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
8733
8734 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
8735
8736 #define VLV_PMWGICZ _MMIO(0x1300a4)
8737
8738 #define RC6_LOCATION _MMIO(0xD40)
8739 #define RC6_CTX_IN_DRAM (1 << 0)
8740 #define RC6_CTX_BASE _MMIO(0xD48)
8741 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
8742 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8743 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8744 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8745 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8746 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8747 #define IDLE_TIME_MASK 0xFFFFF
8748 #define FORCEWAKE _MMIO(0xA18C)
8749 #define FORCEWAKE_VLV _MMIO(0x1300b0)
8750 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8751 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8752 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8753 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8754 #define FORCEWAKE_ACK _MMIO(0x130090)
8755 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
8756 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8757 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8758 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8759
8760 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
8761 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8762 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8763 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8764 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8765 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8766 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
8767 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8768 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
8769 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8770 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8771 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
8772 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8773 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
8774 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8775 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
8776 #define FORCEWAKE_KERNEL BIT(0)
8777 #define FORCEWAKE_USER BIT(1)
8778 #define FORCEWAKE_KERNEL_FALLBACK BIT(15)
8779 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
8780 #define ECOBUS _MMIO(0xa180)
8781 #define FORCEWAKE_MT_ENABLE (1 << 5)
8782 #define VLV_SPAREG2H _MMIO(0xA194)
8783 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8784 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8785 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8786
8787 #define POWERGATE_ENABLE _MMIO(0xa210)
8788 #define VDN_HCP_POWERGATE_ENABLE(n) BIT(((n) * 2) + 3)
8789 #define VDN_MFX_POWERGATE_ENABLE(n) BIT(((n) * 2) + 4)
8790
8791 #define GTFIFODBG _MMIO(0x120000)
8792 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8793 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
8794 #define GT_FIFO_SBDROPERR (1 << 6)
8795 #define GT_FIFO_BLOBDROPERR (1 << 5)
8796 #define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8797 #define GT_FIFO_DROPERR (1 << 3)
8798 #define GT_FIFO_OVFERR (1 << 2)
8799 #define GT_FIFO_IAWRERR (1 << 1)
8800 #define GT_FIFO_IARDERR (1 << 0)
8801
8802 #define GTFIFOCTL _MMIO(0x120008)
8803 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
8804 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
8805 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8806 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
8807
8808 #define HSW_IDICR _MMIO(0x9008)
8809 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
8810 #define HSW_EDRAM_CAP _MMIO(0x120010)
8811 #define EDRAM_ENABLED 0x1
8812 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8813 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8814 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
8815
8816 #define GEN6_UCGCTL1 _MMIO(0x9400)
8817 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
8818 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
8819 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
8820 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
8821
8822 #define GEN6_UCGCTL2 _MMIO(0x9404)
8823 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
8824 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
8825 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
8826 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
8827 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
8828 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
8829
8830 #define GEN6_UCGCTL3 _MMIO(0x9408)
8831 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
8832
8833 #define GEN7_UCGCTL4 _MMIO(0x940c)
8834 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8835 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
8836
8837 #define GEN6_RCGCTL1 _MMIO(0x9410)
8838 #define GEN6_RCGCTL2 _MMIO(0x9414)
8839 #define GEN6_RSTCTL _MMIO(0x9420)
8840
8841 #define GEN8_UCGCTL6 _MMIO(0x9430)
8842 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8843 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8844 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
8845
8846 #define GEN6_GFXPAUSE _MMIO(0xA000)
8847 #define GEN6_RPNSWREQ _MMIO(0xA008)
8848 #define GEN6_TURBO_DISABLE (1 << 31)
8849 #define GEN6_FREQUENCY(x) ((x) << 25)
8850 #define HSW_FREQUENCY(x) ((x) << 24)
8851 #define GEN9_FREQUENCY(x) ((x) << 23)
8852 #define GEN6_OFFSET(x) ((x) << 19)
8853 #define GEN6_AGGRESSIVE_TURBO (0 << 15)
8854 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8855 #define GEN6_RC_CONTROL _MMIO(0xA090)
8856 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8857 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8858 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8859 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8860 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8861 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8862 #define GEN7_RC_CTL_TO_MODE (1 << 28)
8863 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8864 #define GEN6_RC_CTL_HW_ENABLE (1 << 31)
8865 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8866 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8867 #define GEN6_RPSTAT1 _MMIO(0xA01C)
8868 #define GEN6_CAGF_SHIFT 8
8869 #define HSW_CAGF_SHIFT 7
8870 #define GEN9_CAGF_SHIFT 23
8871 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8872 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8873 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8874 #define GEN6_RP_CONTROL _MMIO(0xA024)
8875 #define GEN6_RP_MEDIA_TURBO (1 << 11)
8876 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8877 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8878 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8879 #define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8880 #define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8881 #define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8882 #define GEN6_RP_ENABLE (1 << 7)
8883 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8884 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8885 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8886 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8887 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
8888 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8889 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8890 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
8891 #define GEN6_RP_EI_MASK 0xffffff
8892 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
8893 #define GEN6_RP_CUR_UP _MMIO(0xA054)
8894 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
8895 #define GEN6_RP_PREV_UP _MMIO(0xA058)
8896 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
8897 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
8898 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8899 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8900 #define GEN6_RP_UP_EI _MMIO(0xA068)
8901 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8902 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8903 #define GEN6_RPDEUHWTC _MMIO(0xA080)
8904 #define GEN6_RPDEUC _MMIO(0xA084)
8905 #define GEN6_RPDEUCSW _MMIO(0xA088)
8906 #define GEN6_RC_STATE _MMIO(0xA094)
8907 #define RC_SW_TARGET_STATE_SHIFT 16
8908 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
8909 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8910 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8911 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8912 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
8913 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8914 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8915 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
8916 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8917 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8918 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8919 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8920 #define VLV_RCEDATA _MMIO(0xA0BC)
8921 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8922 #define GEN6_PMINTRMSK _MMIO(0xA168)
8923 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8924 #define ARAT_EXPIRED_INTRMSK (1 << 9)
8925 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
8926 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
8927 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8928 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8929 #define GEN9_PG_ENABLE _MMIO(0xA210)
8930 #define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8931 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8932 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
8933 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8934 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8935 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8936
8937 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
8938 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8939 #define PIXEL_OVERLAP_CNT_SHIFT 30
8940
8941 #define GEN6_PMISR _MMIO(0x44020)
8942 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8943 #define GEN6_PMIIR _MMIO(0x44028)
8944 #define GEN6_PMIER _MMIO(0x4402C)
8945 #define GEN6_PM_MBOX_EVENT (1 << 25)
8946 #define GEN6_PM_THERMAL_EVENT (1 << 24)
8947
8948 /*
8949 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8950 * registers. Shifting is handled on accessing the imr and ier.
8951 */
8952 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8953 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8954 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8955 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8956 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
8957 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8958 GEN6_PM_RP_UP_THRESHOLD | \
8959 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8960 GEN6_PM_RP_DOWN_THRESHOLD | \
8961 GEN6_PM_RP_DOWN_TIMEOUT)
8962
8963 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
8964 #define GEN7_GT_SCRATCH_REG_NUM 8
8965
8966 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
8967 #define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8968 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
8969
8970 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8971 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
8972 #define VLV_COUNT_RANGE_HIGH (1 << 15)
8973 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8974 #define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8975 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8976 #define VLV_RENDER_RC6_COUNT_EN (1 << 0)
8977 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8978 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8979 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
8980
8981 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8982 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8983 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8984 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
8985
8986 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8987 #define GEN6_PCODE_READY (1 << 31)
8988 #define GEN6_PCODE_ERROR_MASK 0xFF
8989 #define GEN6_PCODE_SUCCESS 0x0
8990 #define GEN6_PCODE_ILLEGAL_CMD 0x1
8991 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8992 #define GEN6_PCODE_TIMEOUT 0x3
8993 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8994 #define GEN7_PCODE_TIMEOUT 0x2
8995 #define GEN7_PCODE_ILLEGAL_DATA 0x3
8996 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
8997 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
8998 #define GEN6_PCODE_READ_RC6VIDS 0x5
8999 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
9000 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
9001 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
9002 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
9003 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
9004 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
9005 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
9006 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
9007 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
9008 #define SKL_PCODE_CDCLK_CONTROL 0x7
9009 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9010 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
9011 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9012 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9013 #define GEN6_READ_OC_PARAMS 0xc
9014 #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9015 #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9016 #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
9017 #define GEN6_PCODE_READ_D_COMP 0x10
9018 #define GEN6_PCODE_WRITE_D_COMP 0x11
9019 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
9020 #define DISPLAY_IPS_CONTROL 0x19
9021 /* See also IPS_CTL */
9022 #define IPS_PCODE_CONTROL (1 << 30)
9023 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
9024 #define GEN9_PCODE_SAGV_CONTROL 0x21
9025 #define GEN9_SAGV_DISABLE 0x0
9026 #define GEN9_SAGV_IS_DISABLED 0x1
9027 #define GEN9_SAGV_ENABLE 0x3
9028 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
9029 #define GEN6_PCODE_DATA _MMIO(0x138128)
9030 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
9031 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
9032 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
9033
9034 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
9035 #define GEN6_CORE_CPD_STATE_MASK (7 << 4)
9036 #define GEN6_RCn_MASK 7
9037 #define GEN6_RC0 0
9038 #define GEN6_RC3 2
9039 #define GEN6_RC6 3
9040 #define GEN6_RC7 4
9041
9042 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
9043 #define GEN8_LSLICESTAT_MASK 0x7
9044
9045 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9046 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
9047 #define CHV_SS_PG_ENABLE (1 << 1)
9048 #define CHV_EU08_PG_ENABLE (1 << 9)
9049 #define CHV_EU19_PG_ENABLE (1 << 17)
9050 #define CHV_EU210_PG_ENABLE (1 << 25)
9051
9052 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9053 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
9054 #define CHV_EU311_PG_ENABLE (1 << 1)
9055
9056 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
9057 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9058 ((slice) % 3) * 0x4)
9059 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
9060 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
9061 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
9062
9063 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
9064 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9065 ((slice) % 3) * 0x8)
9066 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
9067 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9068 ((slice) % 3) * 0x8)
9069 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9070 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9071 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9072 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9073 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9074 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9075 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9076 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9077
9078 #define GEN7_MISCCPCTL _MMIO(0x9424)
9079 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9080 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9081 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9082 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
9083
9084 #define GEN8_GARBCNTL _MMIO(0xB004)
9085 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9086 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
9087 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9088 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9089
9090 #define GEN11_GLBLINVL _MMIO(0xB404)
9091 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9092 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
9093
9094 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9095 #define DFR_DISABLE (1 << 9)
9096
9097 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9098 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9099 #define GEN11_HASH_CTRL_BIT0 (1 << 0)
9100 #define GEN11_HASH_CTRL_BIT4 (1 << 12)
9101
9102 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9103 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9104 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9105
9106 #define GEN10_SAMPLER_MODE _MMIO(0xE18C)
9107 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
9108
9109 /* IVYBRIDGE DPF */
9110 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
9111 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9112 #define GEN7_PARITY_ERROR_VALID (1 << 13)
9113 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9114 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
9115 #define GEN7_PARITY_ERROR_ROW(reg) \
9116 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
9117 #define GEN7_PARITY_ERROR_BANK(reg) \
9118 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
9119 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
9120 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
9121 #define GEN7_L3CDERRST1_ENABLE (1 << 7)
9122
9123 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
9124 #define GEN7_L3LOG_SIZE 0x80
9125
9126 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9127 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
9128 #define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9129 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9130 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9131 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
9132
9133 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
9134 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9135 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
9136
9137 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
9138 #define FLOW_CONTROL_ENABLE (1 << 15)
9139 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9140 #define STALL_DOP_GATING_DISABLE (1 << 5)
9141 #define THROTTLE_12_5 (7 << 2)
9142 #define DISABLE_EARLY_EOT (1 << 1)
9143
9144 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9145 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
9146 #define DOP_CLOCK_GATING_DISABLE (1 << 0)
9147 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9148 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
9149
9150 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
9151 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9152
9153 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
9154 #define GEN8_ST_PO_DISABLE (1 << 13)
9155
9156 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
9157 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9158 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9159 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9160 #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9161 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
9162
9163 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
9164 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9165 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9166 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
9167
9168 /* Audio */
9169 #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
9170 #define INTEL_AUDIO_DEVCL 0x808629FB
9171 #define INTEL_AUDIO_DEVBLC 0x80862801
9172 #define INTEL_AUDIO_DEVCTG 0x80862802
9173
9174 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
9175 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9176 #define G4X_ELDV_DEVCTG (1 << 14)
9177 #define G4X_ELD_ADDR_MASK (0xf << 5)
9178 #define G4X_ELD_ACK (1 << 4)
9179 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
9180
9181 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
9182 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
9183 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9184 _IBX_HDMIW_HDMIEDID_B)
9185 #define _IBX_AUD_CNTL_ST_A 0xE20B4
9186 #define _IBX_AUD_CNTL_ST_B 0xE21B4
9187 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9188 _IBX_AUD_CNTL_ST_B)
9189 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9190 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9191 #define IBX_ELD_ACK (1 << 4)
9192 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
9193 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9194 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
9195
9196 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
9197 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
9198 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
9199 #define _CPT_AUD_CNTL_ST_A 0xE50B4
9200 #define _CPT_AUD_CNTL_ST_B 0xE51B4
9201 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9202 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
9203
9204 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9205 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9206 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
9207 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9208 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9209 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9210 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9211
9212 /* These are the 4 32-bit write offset registers for each stream
9213 * output buffer. It determines the offset from the
9214 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9215 */
9216 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
9217
9218 #define _IBX_AUD_CONFIG_A 0xe2000
9219 #define _IBX_AUD_CONFIG_B 0xe2100
9220 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
9221 #define _CPT_AUD_CONFIG_A 0xe5000
9222 #define _CPT_AUD_CONFIG_B 0xe5100
9223 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
9224 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9225 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9226 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9227
9228 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9229 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9230 #define AUD_CONFIG_UPPER_N_SHIFT 20
9231 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
9232 #define AUD_CONFIG_LOWER_N_SHIFT 4
9233 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
9234 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9235 #define AUD_CONFIG_N(n) \
9236 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9237 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
9238 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
9239 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9240 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9241 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9242 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9243 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9244 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9245 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9246 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9247 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9248 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9249 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
9250 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9251
9252 /* HSW Audio */
9253 #define _HSW_AUD_CONFIG_A 0x65000
9254 #define _HSW_AUD_CONFIG_B 0x65100
9255 #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
9256
9257 #define _HSW_AUD_MISC_CTRL_A 0x65010
9258 #define _HSW_AUD_MISC_CTRL_B 0x65110
9259 #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
9260
9261 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9262 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
9263 #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9264 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9265 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9266 #define AUD_CONFIG_M_MASK 0xfffff
9267
9268 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9269 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
9270 #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9271
9272 /* Audio Digital Converter */
9273 #define _HSW_AUD_DIG_CNVT_1 0x65080
9274 #define _HSW_AUD_DIG_CNVT_2 0x65180
9275 #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
9276 #define DIP_PORT_SEL_MASK 0x3
9277
9278 #define _HSW_AUD_EDID_DATA_A 0x65050
9279 #define _HSW_AUD_EDID_DATA_B 0x65150
9280 #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
9281
9282 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9283 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
9284 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9285 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9286 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9287 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9288
9289 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
9290 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9291
9292 #define AUD_FREQ_CNTRL _MMIO(0x65900)
9293 #define AUD_PIN_BUF_CTL _MMIO(0x48414)
9294 #define AUD_PIN_BUF_ENABLE REG_BIT(31)
9295
9296 /*
9297 * HSW - ICL power wells
9298 *
9299 * Platforms have up to 3 power well control register sets, each set
9300 * controlling up to 16 power wells via a request/status HW flag tuple:
9301 * - main (HSW_PWR_WELL_CTL[1-4])
9302 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9303 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9304 * Each control register set consists of up to 4 registers used by different
9305 * sources that can request a power well to be enabled:
9306 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9307 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9308 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9309 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9310 */
9311 #define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9312 #define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9313 #define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9314 #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9315 #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9316 #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9317
9318 /* HSW/BDW power well */
9319 #define HSW_PW_CTL_IDX_GLOBAL 15
9320
9321 /* SKL/BXT/GLK/CNL power wells */
9322 #define SKL_PW_CTL_IDX_PW_2 15
9323 #define SKL_PW_CTL_IDX_PW_1 14
9324 #define CNL_PW_CTL_IDX_AUX_F 12
9325 #define CNL_PW_CTL_IDX_AUX_D 11
9326 #define GLK_PW_CTL_IDX_AUX_C 10
9327 #define GLK_PW_CTL_IDX_AUX_B 9
9328 #define GLK_PW_CTL_IDX_AUX_A 8
9329 #define CNL_PW_CTL_IDX_DDI_F 6
9330 #define SKL_PW_CTL_IDX_DDI_D 4
9331 #define SKL_PW_CTL_IDX_DDI_C 3
9332 #define SKL_PW_CTL_IDX_DDI_B 2
9333 #define SKL_PW_CTL_IDX_DDI_A_E 1
9334 #define GLK_PW_CTL_IDX_DDI_A 1
9335 #define SKL_PW_CTL_IDX_MISC_IO 0
9336
9337 /* ICL/TGL - power wells */
9338 #define TGL_PW_CTL_IDX_PW_5 4
9339 #define ICL_PW_CTL_IDX_PW_4 3
9340 #define ICL_PW_CTL_IDX_PW_3 2
9341 #define ICL_PW_CTL_IDX_PW_2 1
9342 #define ICL_PW_CTL_IDX_PW_1 0
9343
9344 #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9345 #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9346 #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9347 #define TGL_PW_CTL_IDX_AUX_TBT6 14
9348 #define TGL_PW_CTL_IDX_AUX_TBT5 13
9349 #define TGL_PW_CTL_IDX_AUX_TBT4 12
9350 #define ICL_PW_CTL_IDX_AUX_TBT4 11
9351 #define TGL_PW_CTL_IDX_AUX_TBT3 11
9352 #define ICL_PW_CTL_IDX_AUX_TBT3 10
9353 #define TGL_PW_CTL_IDX_AUX_TBT2 10
9354 #define ICL_PW_CTL_IDX_AUX_TBT2 9
9355 #define TGL_PW_CTL_IDX_AUX_TBT1 9
9356 #define ICL_PW_CTL_IDX_AUX_TBT1 8
9357 #define TGL_PW_CTL_IDX_AUX_TC6 8
9358 #define TGL_PW_CTL_IDX_AUX_TC5 7
9359 #define TGL_PW_CTL_IDX_AUX_TC4 6
9360 #define ICL_PW_CTL_IDX_AUX_F 5
9361 #define TGL_PW_CTL_IDX_AUX_TC3 5
9362 #define ICL_PW_CTL_IDX_AUX_E 4
9363 #define TGL_PW_CTL_IDX_AUX_TC2 4
9364 #define ICL_PW_CTL_IDX_AUX_D 3
9365 #define TGL_PW_CTL_IDX_AUX_TC1 3
9366 #define ICL_PW_CTL_IDX_AUX_C 2
9367 #define ICL_PW_CTL_IDX_AUX_B 1
9368 #define ICL_PW_CTL_IDX_AUX_A 0
9369
9370 #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9371 #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9372 #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9373 #define TGL_PW_CTL_IDX_DDI_TC6 8
9374 #define TGL_PW_CTL_IDX_DDI_TC5 7
9375 #define TGL_PW_CTL_IDX_DDI_TC4 6
9376 #define ICL_PW_CTL_IDX_DDI_F 5
9377 #define TGL_PW_CTL_IDX_DDI_TC3 5
9378 #define ICL_PW_CTL_IDX_DDI_E 4
9379 #define TGL_PW_CTL_IDX_DDI_TC2 4
9380 #define ICL_PW_CTL_IDX_DDI_D 3
9381 #define TGL_PW_CTL_IDX_DDI_TC1 3
9382 #define ICL_PW_CTL_IDX_DDI_C 2
9383 #define ICL_PW_CTL_IDX_DDI_B 1
9384 #define ICL_PW_CTL_IDX_DDI_A 0
9385
9386 /* HSW - power well misc debug registers */
9387 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9388 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9389 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9390 #define HSW_PWR_WELL_FORCE_ON (1 << 19)
9391 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9392
9393 /* SKL Fuse Status */
9394 enum skl_power_gate {
9395 SKL_PG0,
9396 SKL_PG1,
9397 SKL_PG2,
9398 ICL_PG3,
9399 ICL_PG4,
9400 };
9401
9402 #define SKL_FUSE_STATUS _MMIO(0x42000)
9403 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
9404 /*
9405 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9406 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9407 */
9408 #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9409 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9410 /*
9411 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9412 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9413 */
9414 #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9415 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
9416 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
9417
9418 #define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
9419 #define _CNL_AUX_ANAOVRD1_B 0x162250
9420 #define _CNL_AUX_ANAOVRD1_C 0x162210
9421 #define _CNL_AUX_ANAOVRD1_D 0x1622D0
9422 #define _CNL_AUX_ANAOVRD1_F 0x162A90
9423 #define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
9424 _CNL_AUX_ANAOVRD1_B, \
9425 _CNL_AUX_ANAOVRD1_C, \
9426 _CNL_AUX_ANAOVRD1_D, \
9427 _CNL_AUX_ANAOVRD1_F))
9428 #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9429 #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
9430
9431 #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9432 #define _ICL_AUX_ANAOVRD1_A 0x162398
9433 #define _ICL_AUX_ANAOVRD1_B 0x6C398
9434 #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9435 _ICL_AUX_ANAOVRD1_A, \
9436 _ICL_AUX_ANAOVRD1_B))
9437 #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9438 #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9439
9440 /* HDCP Key Registers */
9441 #define HDCP_KEY_CONF _MMIO(0x66c00)
9442 #define HDCP_AKSV_SEND_TRIGGER BIT(31)
9443 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
9444 #define HDCP_KEY_LOAD_TRIGGER BIT(8)
9445 #define HDCP_KEY_STATUS _MMIO(0x66c04)
9446 #define HDCP_FUSE_IN_PROGRESS BIT(7)
9447 #define HDCP_FUSE_ERROR BIT(6)
9448 #define HDCP_FUSE_DONE BIT(5)
9449 #define HDCP_KEY_LOAD_STATUS BIT(1)
9450 #define HDCP_KEY_LOAD_DONE BIT(0)
9451 #define HDCP_AKSV_LO _MMIO(0x66c10)
9452 #define HDCP_AKSV_HI _MMIO(0x66c14)
9453
9454 /* HDCP Repeater Registers */
9455 #define HDCP_REP_CTL _MMIO(0x66d00)
9456 #define HDCP_TRANSA_REP_PRESENT BIT(31)
9457 #define HDCP_TRANSB_REP_PRESENT BIT(30)
9458 #define HDCP_TRANSC_REP_PRESENT BIT(29)
9459 #define HDCP_TRANSD_REP_PRESENT BIT(28)
9460 #define HDCP_DDIB_REP_PRESENT BIT(30)
9461 #define HDCP_DDIA_REP_PRESENT BIT(29)
9462 #define HDCP_DDIC_REP_PRESENT BIT(28)
9463 #define HDCP_DDID_REP_PRESENT BIT(27)
9464 #define HDCP_DDIF_REP_PRESENT BIT(26)
9465 #define HDCP_DDIE_REP_PRESENT BIT(25)
9466 #define HDCP_TRANSA_SHA1_M0 (1 << 20)
9467 #define HDCP_TRANSB_SHA1_M0 (2 << 20)
9468 #define HDCP_TRANSC_SHA1_M0 (3 << 20)
9469 #define HDCP_TRANSD_SHA1_M0 (4 << 20)
9470 #define HDCP_DDIB_SHA1_M0 (1 << 20)
9471 #define HDCP_DDIA_SHA1_M0 (2 << 20)
9472 #define HDCP_DDIC_SHA1_M0 (3 << 20)
9473 #define HDCP_DDID_SHA1_M0 (4 << 20)
9474 #define HDCP_DDIF_SHA1_M0 (5 << 20)
9475 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
9476 #define HDCP_SHA1_BUSY BIT(16)
9477 #define HDCP_SHA1_READY BIT(17)
9478 #define HDCP_SHA1_COMPLETE BIT(18)
9479 #define HDCP_SHA1_V_MATCH BIT(19)
9480 #define HDCP_SHA1_TEXT_32 (1 << 1)
9481 #define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9482 #define HDCP_SHA1_TEXT_24 (4 << 1)
9483 #define HDCP_SHA1_TEXT_16 (5 << 1)
9484 #define HDCP_SHA1_TEXT_8 (6 << 1)
9485 #define HDCP_SHA1_TEXT_0 (7 << 1)
9486 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9487 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9488 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9489 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9490 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9491 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
9492 #define HDCP_SHA_TEXT _MMIO(0x66d18)
9493
9494 /* HDCP Auth Registers */
9495 #define _PORTA_HDCP_AUTHENC 0x66800
9496 #define _PORTB_HDCP_AUTHENC 0x66500
9497 #define _PORTC_HDCP_AUTHENC 0x66600
9498 #define _PORTD_HDCP_AUTHENC 0x66700
9499 #define _PORTE_HDCP_AUTHENC 0x66A00
9500 #define _PORTF_HDCP_AUTHENC 0x66900
9501 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9502 _PORTA_HDCP_AUTHENC, \
9503 _PORTB_HDCP_AUTHENC, \
9504 _PORTC_HDCP_AUTHENC, \
9505 _PORTD_HDCP_AUTHENC, \
9506 _PORTE_HDCP_AUTHENC, \
9507 _PORTF_HDCP_AUTHENC) + (x))
9508 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9509 #define _TRANSA_HDCP_CONF 0x66400
9510 #define _TRANSB_HDCP_CONF 0x66500
9511 #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9512 _TRANSB_HDCP_CONF)
9513 #define HDCP_CONF(dev_priv, trans, port) \
9514 (INTEL_GEN(dev_priv) >= 12 ? \
9515 TRANS_HDCP_CONF(trans) : \
9516 PORT_HDCP_CONF(port))
9517
9518 #define HDCP_CONF_CAPTURE_AN BIT(0)
9519 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9520 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9521 #define _TRANSA_HDCP_ANINIT 0x66404
9522 #define _TRANSB_HDCP_ANINIT 0x66504
9523 #define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9524 _TRANSA_HDCP_ANINIT, \
9525 _TRANSB_HDCP_ANINIT)
9526 #define HDCP_ANINIT(dev_priv, trans, port) \
9527 (INTEL_GEN(dev_priv) >= 12 ? \
9528 TRANS_HDCP_ANINIT(trans) : \
9529 PORT_HDCP_ANINIT(port))
9530
9531 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9532 #define _TRANSA_HDCP_ANLO 0x66408
9533 #define _TRANSB_HDCP_ANLO 0x66508
9534 #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9535 _TRANSB_HDCP_ANLO)
9536 #define HDCP_ANLO(dev_priv, trans, port) \
9537 (INTEL_GEN(dev_priv) >= 12 ? \
9538 TRANS_HDCP_ANLO(trans) : \
9539 PORT_HDCP_ANLO(port))
9540
9541 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9542 #define _TRANSA_HDCP_ANHI 0x6640C
9543 #define _TRANSB_HDCP_ANHI 0x6650C
9544 #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9545 _TRANSB_HDCP_ANHI)
9546 #define HDCP_ANHI(dev_priv, trans, port) \
9547 (INTEL_GEN(dev_priv) >= 12 ? \
9548 TRANS_HDCP_ANHI(trans) : \
9549 PORT_HDCP_ANHI(port))
9550
9551 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9552 #define _TRANSA_HDCP_BKSVLO 0x66410
9553 #define _TRANSB_HDCP_BKSVLO 0x66510
9554 #define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9555 _TRANSA_HDCP_BKSVLO, \
9556 _TRANSB_HDCP_BKSVLO)
9557 #define HDCP_BKSVLO(dev_priv, trans, port) \
9558 (INTEL_GEN(dev_priv) >= 12 ? \
9559 TRANS_HDCP_BKSVLO(trans) : \
9560 PORT_HDCP_BKSVLO(port))
9561
9562 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9563 #define _TRANSA_HDCP_BKSVHI 0x66414
9564 #define _TRANSB_HDCP_BKSVHI 0x66514
9565 #define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9566 _TRANSA_HDCP_BKSVHI, \
9567 _TRANSB_HDCP_BKSVHI)
9568 #define HDCP_BKSVHI(dev_priv, trans, port) \
9569 (INTEL_GEN(dev_priv) >= 12 ? \
9570 TRANS_HDCP_BKSVHI(trans) : \
9571 PORT_HDCP_BKSVHI(port))
9572
9573 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9574 #define _TRANSA_HDCP_RPRIME 0x66418
9575 #define _TRANSB_HDCP_RPRIME 0x66518
9576 #define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9577 _TRANSA_HDCP_RPRIME, \
9578 _TRANSB_HDCP_RPRIME)
9579 #define HDCP_RPRIME(dev_priv, trans, port) \
9580 (INTEL_GEN(dev_priv) >= 12 ? \
9581 TRANS_HDCP_RPRIME(trans) : \
9582 PORT_HDCP_RPRIME(port))
9583
9584 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
9585 #define _TRANSA_HDCP_STATUS 0x6641C
9586 #define _TRANSB_HDCP_STATUS 0x6651C
9587 #define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9588 _TRANSA_HDCP_STATUS, \
9589 _TRANSB_HDCP_STATUS)
9590 #define HDCP_STATUS(dev_priv, trans, port) \
9591 (INTEL_GEN(dev_priv) >= 12 ? \
9592 TRANS_HDCP_STATUS(trans) : \
9593 PORT_HDCP_STATUS(port))
9594
9595 #define HDCP_STATUS_STREAM_A_ENC BIT(31)
9596 #define HDCP_STATUS_STREAM_B_ENC BIT(30)
9597 #define HDCP_STATUS_STREAM_C_ENC BIT(29)
9598 #define HDCP_STATUS_STREAM_D_ENC BIT(28)
9599 #define HDCP_STATUS_AUTH BIT(21)
9600 #define HDCP_STATUS_ENC BIT(20)
9601 #define HDCP_STATUS_RI_MATCH BIT(19)
9602 #define HDCP_STATUS_R0_READY BIT(18)
9603 #define HDCP_STATUS_AN_READY BIT(17)
9604 #define HDCP_STATUS_CIPHER BIT(16)
9605 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
9606
9607 /* HDCP2.2 Registers */
9608 #define _PORTA_HDCP2_BASE 0x66800
9609 #define _PORTB_HDCP2_BASE 0x66500
9610 #define _PORTC_HDCP2_BASE 0x66600
9611 #define _PORTD_HDCP2_BASE 0x66700
9612 #define _PORTE_HDCP2_BASE 0x66A00
9613 #define _PORTF_HDCP2_BASE 0x66900
9614 #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9615 _PORTA_HDCP2_BASE, \
9616 _PORTB_HDCP2_BASE, \
9617 _PORTC_HDCP2_BASE, \
9618 _PORTD_HDCP2_BASE, \
9619 _PORTE_HDCP2_BASE, \
9620 _PORTF_HDCP2_BASE) + (x))
9621 #define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9622 #define _TRANSA_HDCP2_AUTH 0x66498
9623 #define _TRANSB_HDCP2_AUTH 0x66598
9624 #define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9625 _TRANSB_HDCP2_AUTH)
9626 #define AUTH_LINK_AUTHENTICATED BIT(31)
9627 #define AUTH_LINK_TYPE BIT(30)
9628 #define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9629 #define AUTH_CLR_KEYS BIT(18)
9630 #define HDCP2_AUTH(dev_priv, trans, port) \
9631 (INTEL_GEN(dev_priv) >= 12 ? \
9632 TRANS_HDCP2_AUTH(trans) : \
9633 PORT_HDCP2_AUTH(port))
9634
9635 #define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9636 #define _TRANSA_HDCP2_CTL 0x664B0
9637 #define _TRANSB_HDCP2_CTL 0x665B0
9638 #define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9639 _TRANSB_HDCP2_CTL)
9640 #define CTL_LINK_ENCRYPTION_REQ BIT(31)
9641 #define HDCP2_CTL(dev_priv, trans, port) \
9642 (INTEL_GEN(dev_priv) >= 12 ? \
9643 TRANS_HDCP2_CTL(trans) : \
9644 PORT_HDCP2_CTL(port))
9645
9646 #define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9647 #define _TRANSA_HDCP2_STATUS 0x664B4
9648 #define _TRANSB_HDCP2_STATUS 0x665B4
9649 #define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9650 _TRANSA_HDCP2_STATUS, \
9651 _TRANSB_HDCP2_STATUS)
9652 #define LINK_TYPE_STATUS BIT(22)
9653 #define LINK_AUTH_STATUS BIT(21)
9654 #define LINK_ENCRYPTION_STATUS BIT(20)
9655 #define HDCP2_STATUS(dev_priv, trans, port) \
9656 (INTEL_GEN(dev_priv) >= 12 ? \
9657 TRANS_HDCP2_STATUS(trans) : \
9658 PORT_HDCP2_STATUS(port))
9659
9660 /* Per-pipe DDI Function Control */
9661 #define _TRANS_DDI_FUNC_CTL_A 0x60400
9662 #define _TRANS_DDI_FUNC_CTL_B 0x61400
9663 #define _TRANS_DDI_FUNC_CTL_C 0x62400
9664 #define _TRANS_DDI_FUNC_CTL_D 0x63400
9665 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
9666 #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9667 #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
9668 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
9669
9670 #define TRANS_DDI_FUNC_ENABLE (1 << 31)
9671 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
9672 #define TRANS_DDI_PORT_SHIFT 28
9673 #define TGL_TRANS_DDI_PORT_SHIFT 27
9674 #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9675 #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9676 #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9677 #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
9678 #define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
9679 #define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
9680 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9681 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9682 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9683 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9684 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9685 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9686 #define TRANS_DDI_BPC_MASK (7 << 20)
9687 #define TRANS_DDI_BPC_8 (0 << 20)
9688 #define TRANS_DDI_BPC_10 (1 << 20)
9689 #define TRANS_DDI_BPC_6 (2 << 20)
9690 #define TRANS_DDI_BPC_12 (3 << 20)
9691 #define TRANS_DDI_PVSYNC (1 << 17)
9692 #define TRANS_DDI_PHSYNC (1 << 16)
9693 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9694 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9695 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9696 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9697 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9698 #define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
9699 #define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
9700 #define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
9701 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
9702 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9703 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9704 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9705 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9706 #define TRANS_DDI_BFI_ENABLE (1 << 4)
9707 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9708 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
9709 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9710 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9711 | TRANS_DDI_HDMI_SCRAMBLING)
9712
9713 #define _TRANS_DDI_FUNC_CTL2_A 0x60404
9714 #define _TRANS_DDI_FUNC_CTL2_B 0x61404
9715 #define _TRANS_DDI_FUNC_CTL2_C 0x62404
9716 #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9717 #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9718 #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9719 #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9720 _TRANS_DDI_FUNC_CTL2_A)
9721 #define PORT_SYNC_MODE_ENABLE (1 << 4)
9722 #define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
9723 #define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9724 #define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9725
9726 /* DisplayPort Transport Control */
9727 #define _DP_TP_CTL_A 0x64040
9728 #define _DP_TP_CTL_B 0x64140
9729 #define _TGL_DP_TP_CTL_A 0x60540
9730 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
9731 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
9732 #define DP_TP_CTL_ENABLE (1 << 31)
9733 #define DP_TP_CTL_FEC_ENABLE (1 << 30)
9734 #define DP_TP_CTL_MODE_SST (0 << 27)
9735 #define DP_TP_CTL_MODE_MST (1 << 27)
9736 #define DP_TP_CTL_FORCE_ACT (1 << 25)
9737 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9738 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9739 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9740 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9741 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9742 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9743 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9744 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9745 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9746 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
9747
9748 /* DisplayPort Transport Status */
9749 #define _DP_TP_STATUS_A 0x64044
9750 #define _DP_TP_STATUS_B 0x64144
9751 #define _TGL_DP_TP_STATUS_A 0x60544
9752 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
9753 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
9754 #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
9755 #define DP_TP_STATUS_IDLE_DONE (1 << 25)
9756 #define DP_TP_STATUS_ACT_SENT (1 << 24)
9757 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9758 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
9759 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9760 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9761 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
9762
9763 /* DDI Buffer Control */
9764 #define _DDI_BUF_CTL_A 0x64000
9765 #define _DDI_BUF_CTL_B 0x64100
9766 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
9767 #define DDI_BUF_CTL_ENABLE (1 << 31)
9768 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
9769 #define DDI_BUF_EMP_MASK (0xf << 24)
9770 #define DDI_BUF_PORT_REVERSAL (1 << 16)
9771 #define DDI_BUF_IS_IDLE (1 << 7)
9772 #define DDI_A_4_LANES (1 << 4)
9773 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
9774 #define DDI_PORT_WIDTH_MASK (7 << 1)
9775 #define DDI_PORT_WIDTH_SHIFT 1
9776 #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
9777
9778 /* DDI Buffer Translations */
9779 #define _DDI_BUF_TRANS_A 0x64E00
9780 #define _DDI_BUF_TRANS_B 0x64E60
9781 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
9782 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
9783 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
9784
9785 /* Sideband Interface (SBI) is programmed indirectly, via
9786 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9787 * which contains the payload */
9788 #define SBI_ADDR _MMIO(0xC6000)
9789 #define SBI_DATA _MMIO(0xC6004)
9790 #define SBI_CTL_STAT _MMIO(0xC6008)
9791 #define SBI_CTL_DEST_ICLK (0x0 << 16)
9792 #define SBI_CTL_DEST_MPHY (0x1 << 16)
9793 #define SBI_CTL_OP_IORD (0x2 << 8)
9794 #define SBI_CTL_OP_IOWR (0x3 << 8)
9795 #define SBI_CTL_OP_CRRD (0x6 << 8)
9796 #define SBI_CTL_OP_CRWR (0x7 << 8)
9797 #define SBI_RESPONSE_FAIL (0x1 << 1)
9798 #define SBI_RESPONSE_SUCCESS (0x0 << 1)
9799 #define SBI_BUSY (0x1 << 0)
9800 #define SBI_READY (0x0 << 0)
9801
9802 /* SBI offsets */
9803 #define SBI_SSCDIVINTPHASE 0x0200
9804 #define SBI_SSCDIVINTPHASE6 0x0600
9805 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
9806 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9807 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
9808 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
9809 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9810 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9811 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9812 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
9813 #define SBI_SSCDITHPHASE 0x0204
9814 #define SBI_SSCCTL 0x020c
9815 #define SBI_SSCCTL6 0x060C
9816 #define SBI_SSCCTL_PATHALT (1 << 3)
9817 #define SBI_SSCCTL_DISABLE (1 << 0)
9818 #define SBI_SSCAUXDIV6 0x0610
9819 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
9820 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9821 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
9822 #define SBI_DBUFF0 0x2a00
9823 #define SBI_GEN0 0x1f00
9824 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
9825
9826 /* LPT PIXCLK_GATE */
9827 #define PIXCLK_GATE _MMIO(0xC6020)
9828 #define PIXCLK_GATE_UNGATE (1 << 0)
9829 #define PIXCLK_GATE_GATE (0 << 0)
9830
9831 /* SPLL */
9832 #define SPLL_CTL _MMIO(0x46020)
9833 #define SPLL_PLL_ENABLE (1 << 31)
9834 #define SPLL_REF_BCLK (0 << 28)
9835 #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9836 #define SPLL_REF_NON_SSC_HSW (2 << 28)
9837 #define SPLL_REF_PCH_SSC_BDW (2 << 28)
9838 #define SPLL_REF_LCPLL (3 << 28)
9839 #define SPLL_REF_MASK (3 << 28)
9840 #define SPLL_FREQ_810MHz (0 << 26)
9841 #define SPLL_FREQ_1350MHz (1 << 26)
9842 #define SPLL_FREQ_2700MHz (2 << 26)
9843 #define SPLL_FREQ_MASK (3 << 26)
9844
9845 /* WRPLL */
9846 #define _WRPLL_CTL1 0x46040
9847 #define _WRPLL_CTL2 0x46060
9848 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
9849 #define WRPLL_PLL_ENABLE (1 << 31)
9850 #define WRPLL_REF_BCLK (0 << 28)
9851 #define WRPLL_REF_PCH_SSC (1 << 28)
9852 #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9853 #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9854 #define WRPLL_REF_LCPLL (3 << 28)
9855 #define WRPLL_REF_MASK (3 << 28)
9856 /* WRPLL divider programming */
9857 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
9858 #define WRPLL_DIVIDER_REF_MASK (0xff)
9859 #define WRPLL_DIVIDER_POST(x) ((x) << 8)
9860 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
9861 #define WRPLL_DIVIDER_POST_SHIFT 8
9862 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
9863 #define WRPLL_DIVIDER_FB_SHIFT 16
9864 #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
9865
9866 /* Port clock selection */
9867 #define _PORT_CLK_SEL_A 0x46100
9868 #define _PORT_CLK_SEL_B 0x46104
9869 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
9870 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9871 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9872 #define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9873 #define PORT_CLK_SEL_SPLL (3 << 29)
9874 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9875 #define PORT_CLK_SEL_WRPLL1 (4 << 29)
9876 #define PORT_CLK_SEL_WRPLL2 (5 << 29)
9877 #define PORT_CLK_SEL_NONE (7 << 29)
9878 #define PORT_CLK_SEL_MASK (7 << 29)
9879
9880 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9881 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9882 #define DDI_CLK_SEL_NONE (0x0 << 28)
9883 #define DDI_CLK_SEL_MG (0x8 << 28)
9884 #define DDI_CLK_SEL_TBT_162 (0xC << 28)
9885 #define DDI_CLK_SEL_TBT_270 (0xD << 28)
9886 #define DDI_CLK_SEL_TBT_540 (0xE << 28)
9887 #define DDI_CLK_SEL_TBT_810 (0xF << 28)
9888 #define DDI_CLK_SEL_MASK (0xF << 28)
9889
9890 /* Transcoder clock selection */
9891 #define _TRANS_CLK_SEL_A 0x46140
9892 #define _TRANS_CLK_SEL_B 0x46144
9893 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
9894 /* For each transcoder, we need to select the corresponding port clock */
9895 #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9896 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
9897 #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9898 #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9899
9900
9901 #define CDCLK_FREQ _MMIO(0x46200)
9902
9903 #define _TRANSA_MSA_MISC 0x60410
9904 #define _TRANSB_MSA_MISC 0x61410
9905 #define _TRANSC_MSA_MISC 0x62410
9906 #define _TRANS_EDP_MSA_MISC 0x6f410
9907 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
9908 /* See DP_MSA_MISC_* for the bit definitions */
9909
9910 /* LCPLL Control */
9911 #define LCPLL_CTL _MMIO(0x130040)
9912 #define LCPLL_PLL_DISABLE (1 << 31)
9913 #define LCPLL_PLL_LOCK (1 << 30)
9914 #define LCPLL_REF_NON_SSC (0 << 28)
9915 #define LCPLL_REF_BCLK (2 << 28)
9916 #define LCPLL_REF_PCH_SSC (3 << 28)
9917 #define LCPLL_REF_MASK (3 << 28)
9918 #define LCPLL_CLK_FREQ_MASK (3 << 26)
9919 #define LCPLL_CLK_FREQ_450 (0 << 26)
9920 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9921 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9922 #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9923 #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9924 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9925 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9926 #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9927 #define LCPLL_CD_SOURCE_FCLK (1 << 21)
9928 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
9929
9930 /*
9931 * SKL Clocks
9932 */
9933
9934 /* CDCLK_CTL */
9935 #define CDCLK_CTL _MMIO(0x46000)
9936 #define CDCLK_FREQ_SEL_MASK (3 << 26)
9937 #define CDCLK_FREQ_450_432 (0 << 26)
9938 #define CDCLK_FREQ_540 (1 << 26)
9939 #define CDCLK_FREQ_337_308 (2 << 26)
9940 #define CDCLK_FREQ_675_617 (3 << 26)
9941 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9942 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9943 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9944 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9945 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9946 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9947 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
9948 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
9949 #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
9950 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9951 #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9952 #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
9953 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
9954 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
9955
9956 /* LCPLL_CTL */
9957 #define LCPLL1_CTL _MMIO(0x46010)
9958 #define LCPLL2_CTL _MMIO(0x46014)
9959 #define LCPLL_PLL_ENABLE (1 << 31)
9960
9961 /* DPLL control1 */
9962 #define DPLL_CTRL1 _MMIO(0x6C058)
9963 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9964 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9965 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9966 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9967 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9968 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
9969 #define DPLL_CTRL1_LINK_RATE_2700 0
9970 #define DPLL_CTRL1_LINK_RATE_1350 1
9971 #define DPLL_CTRL1_LINK_RATE_810 2
9972 #define DPLL_CTRL1_LINK_RATE_1620 3
9973 #define DPLL_CTRL1_LINK_RATE_1080 4
9974 #define DPLL_CTRL1_LINK_RATE_2160 5
9975
9976 /* DPLL control2 */
9977 #define DPLL_CTRL2 _MMIO(0x6C05C)
9978 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9979 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9980 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9981 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9982 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
9983
9984 /* DPLL Status */
9985 #define DPLL_STATUS _MMIO(0x6C060)
9986 #define DPLL_LOCK(id) (1 << ((id) * 8))
9987
9988 /* DPLL cfg */
9989 #define _DPLL1_CFGCR1 0x6C040
9990 #define _DPLL2_CFGCR1 0x6C048
9991 #define _DPLL3_CFGCR1 0x6C050
9992 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9993 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9994 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
9995 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9996
9997 #define _DPLL1_CFGCR2 0x6C044
9998 #define _DPLL2_CFGCR2 0x6C04C
9999 #define _DPLL3_CFGCR2 0x6C054
10000 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
10001 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
10002 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
10003 #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
10004 #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
10005 #define DPLL_CFGCR2_KDIV_5 (0 << 5)
10006 #define DPLL_CFGCR2_KDIV_2 (1 << 5)
10007 #define DPLL_CFGCR2_KDIV_3 (2 << 5)
10008 #define DPLL_CFGCR2_KDIV_1 (3 << 5)
10009 #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10010 #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10011 #define DPLL_CFGCR2_PDIV_1 (0 << 2)
10012 #define DPLL_CFGCR2_PDIV_2 (1 << 2)
10013 #define DPLL_CFGCR2_PDIV_3 (2 << 2)
10014 #define DPLL_CFGCR2_PDIV_7 (4 << 2)
10015 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10016
10017 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
10018 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
10019
10020 /*
10021 * CNL Clocks
10022 */
10023 #define DPCLKA_CFGCR0 _MMIO(0x6C200)
10024 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
10025 (port) + 10))
10026 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
10027 (port) * 2)
10028 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10029 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10030
10031 #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
10032 #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
10033 #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
10034 (tc_port) + 12 : \
10035 (tc_port) - PORT_TC4 + 21))
10036 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10037 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10038 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10039
10040 /* CNL PLL */
10041 #define DPLL0_ENABLE 0x46010
10042 #define DPLL1_ENABLE 0x46014
10043 #define PLL_ENABLE (1 << 31)
10044 #define PLL_LOCK (1 << 30)
10045 #define PLL_POWER_ENABLE (1 << 27)
10046 #define PLL_POWER_STATE (1 << 26)
10047 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
10048
10049 #define TBT_PLL_ENABLE _MMIO(0x46020)
10050
10051 #define _MG_PLL1_ENABLE 0x46030
10052 #define _MG_PLL2_ENABLE 0x46034
10053 #define _MG_PLL3_ENABLE 0x46038
10054 #define _MG_PLL4_ENABLE 0x4603C
10055 /* Bits are the same as DPLL0_ENABLE */
10056 #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
10057 _MG_PLL2_ENABLE)
10058
10059 #define _MG_REFCLKIN_CTL_PORT1 0x16892C
10060 #define _MG_REFCLKIN_CTL_PORT2 0x16992C
10061 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10062 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10063 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
10064 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
10065 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10066 _MG_REFCLKIN_CTL_PORT1, \
10067 _MG_REFCLKIN_CTL_PORT2)
10068
10069 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10070 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10071 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10072 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10073 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
10074 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
10075 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
10076 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
10077 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10078 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10079 _MG_CLKTOP2_CORECLKCTL1_PORT2)
10080
10081 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10082 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10083 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10084 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10085 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
10086 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
10087 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
10088 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
10089 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
10090 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10091 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10092 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10093 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
10094 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
10095 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
10096 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
10097 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10098 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10099 _MG_CLKTOP2_HSCLKCTL_PORT2)
10100
10101 #define _MG_PLL_DIV0_PORT1 0x168A00
10102 #define _MG_PLL_DIV0_PORT2 0x169A00
10103 #define _MG_PLL_DIV0_PORT3 0x16AA00
10104 #define _MG_PLL_DIV0_PORT4 0x16BA00
10105 #define MG_PLL_DIV0_FRACNEN_H (1 << 30)
10106 #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10107 #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
10108 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
10109 #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
10110 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10111 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10112 _MG_PLL_DIV0_PORT2)
10113
10114 #define _MG_PLL_DIV1_PORT1 0x168A04
10115 #define _MG_PLL_DIV1_PORT2 0x169A04
10116 #define _MG_PLL_DIV1_PORT3 0x16AA04
10117 #define _MG_PLL_DIV1_PORT4 0x16BA04
10118 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10119 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10120 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10121 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10122 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10123 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
10124 #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
10125 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
10126 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10127 _MG_PLL_DIV1_PORT2)
10128
10129 #define _MG_PLL_LF_PORT1 0x168A08
10130 #define _MG_PLL_LF_PORT2 0x169A08
10131 #define _MG_PLL_LF_PORT3 0x16AA08
10132 #define _MG_PLL_LF_PORT4 0x16BA08
10133 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10134 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10135 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10136 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10137 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10138 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
10139 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10140 _MG_PLL_LF_PORT2)
10141
10142 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10143 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10144 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10145 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10146 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10147 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10148 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10149 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10150 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10151 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
10152 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10153 _MG_PLL_FRAC_LOCK_PORT1, \
10154 _MG_PLL_FRAC_LOCK_PORT2)
10155
10156 #define _MG_PLL_SSC_PORT1 0x168A10
10157 #define _MG_PLL_SSC_PORT2 0x169A10
10158 #define _MG_PLL_SSC_PORT3 0x16AA10
10159 #define _MG_PLL_SSC_PORT4 0x16BA10
10160 #define MG_PLL_SSC_EN (1 << 28)
10161 #define MG_PLL_SSC_TYPE(x) ((x) << 26)
10162 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10163 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10164 #define MG_PLL_SSC_FLLEN (1 << 9)
10165 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
10166 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10167 _MG_PLL_SSC_PORT2)
10168
10169 #define _MG_PLL_BIAS_PORT1 0x168A14
10170 #define _MG_PLL_BIAS_PORT2 0x169A14
10171 #define _MG_PLL_BIAS_PORT3 0x16AA14
10172 #define _MG_PLL_BIAS_PORT4 0x16BA14
10173 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
10174 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
10175 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
10176 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
10177 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
10178 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
10179 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10180 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
10181 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
10182 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
10183 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
10184 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
10185 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
10186 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10187 _MG_PLL_BIAS_PORT2)
10188
10189 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10190 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10191 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10192 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10193 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10194 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10195 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10196 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10197 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
10198 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10199 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10200 _MG_PLL_TDC_COLDST_BIAS_PORT2)
10201
10202 #define _CNL_DPLL0_CFGCR0 0x6C000
10203 #define _CNL_DPLL1_CFGCR0 0x6C080
10204 #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10205 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
10206 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
10207 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10208 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10209 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10210 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10211 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10212 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10213 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10214 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10215 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10216 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
10217 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
10218 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10219 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10220 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10221
10222 #define _CNL_DPLL0_CFGCR1 0x6C004
10223 #define _CNL_DPLL1_CFGCR1 0x6C084
10224 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
10225 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
10226 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
10227 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
10228 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10229 #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
10230 #define DPLL_CFGCR1_KDIV_SHIFT (6)
10231 #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10232 #define DPLL_CFGCR1_KDIV_1 (1 << 6)
10233 #define DPLL_CFGCR1_KDIV_2 (2 << 6)
10234 #define DPLL_CFGCR1_KDIV_3 (4 << 6)
10235 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
10236 #define DPLL_CFGCR1_PDIV_SHIFT (2)
10237 #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10238 #define DPLL_CFGCR1_PDIV_2 (1 << 2)
10239 #define DPLL_CFGCR1_PDIV_3 (2 << 2)
10240 #define DPLL_CFGCR1_PDIV_5 (4 << 2)
10241 #define DPLL_CFGCR1_PDIV_7 (8 << 2)
10242 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
10243 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
10244 #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
10245 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10246
10247 #define _ICL_DPLL0_CFGCR0 0x164000
10248 #define _ICL_DPLL1_CFGCR0 0x164080
10249 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10250 _ICL_DPLL1_CFGCR0)
10251
10252 #define _ICL_DPLL0_CFGCR1 0x164004
10253 #define _ICL_DPLL1_CFGCR1 0x164084
10254 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10255 _ICL_DPLL1_CFGCR1)
10256
10257 #define _TGL_DPLL0_CFGCR0 0x164284
10258 #define _TGL_DPLL1_CFGCR0 0x16428C
10259 /* TODO: add DPLL4 */
10260 #define _TGL_TBTPLL_CFGCR0 0x16429C
10261 #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10262 _TGL_DPLL1_CFGCR0, \
10263 _TGL_TBTPLL_CFGCR0)
10264
10265 #define _TGL_DPLL0_CFGCR1 0x164288
10266 #define _TGL_DPLL1_CFGCR1 0x164290
10267 /* TODO: add DPLL4 */
10268 #define _TGL_TBTPLL_CFGCR1 0x1642A0
10269 #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10270 _TGL_DPLL1_CFGCR1, \
10271 _TGL_TBTPLL_CFGCR1)
10272
10273 #define _DKL_PHY1_BASE 0x168000
10274 #define _DKL_PHY2_BASE 0x169000
10275 #define _DKL_PHY3_BASE 0x16A000
10276 #define _DKL_PHY4_BASE 0x16B000
10277 #define _DKL_PHY5_BASE 0x16C000
10278 #define _DKL_PHY6_BASE 0x16D000
10279
10280 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10281 #define _DKL_PLL_DIV0 0x200
10282 #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10283 #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10284 #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10285 #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10286 #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10287 #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10288 #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10289 #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10290 #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10291 #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10292 _DKL_PHY2_BASE) + \
10293 _DKL_PLL_DIV0)
10294
10295 #define _DKL_PLL_DIV1 0x204
10296 #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10297 #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10298 #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10299 #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10300 #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10301 _DKL_PHY2_BASE) + \
10302 _DKL_PLL_DIV1)
10303
10304 #define _DKL_PLL_SSC 0x210
10305 #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10306 #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10307 #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10308 #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10309 #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10310 #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10311 #define DKL_PLL_SSC_EN (1 << 9)
10312 #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10313 _DKL_PHY2_BASE) + \
10314 _DKL_PLL_SSC)
10315
10316 #define _DKL_PLL_BIAS 0x214
10317 #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10318 #define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10319 #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10320 #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10321 #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10322 _DKL_PHY2_BASE) + \
10323 _DKL_PLL_BIAS)
10324
10325 #define _DKL_PLL_TDC_COLDST_BIAS 0x218
10326 #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10327 #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10328 #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10329 #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10330 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10331 _DKL_PHY1_BASE, \
10332 _DKL_PHY2_BASE) + \
10333 _DKL_PLL_TDC_COLDST_BIAS)
10334
10335 #define _DKL_REFCLKIN_CTL 0x12C
10336 /* Bits are the same as MG_REFCLKIN_CTL */
10337 #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10338 _DKL_PHY1_BASE, \
10339 _DKL_PHY2_BASE) + \
10340 _DKL_REFCLKIN_CTL)
10341
10342 #define _DKL_CLKTOP2_HSCLKCTL 0xD4
10343 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10344 #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10345 _DKL_PHY1_BASE, \
10346 _DKL_PHY2_BASE) + \
10347 _DKL_CLKTOP2_HSCLKCTL)
10348
10349 #define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10350 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10351 #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10352 _DKL_PHY1_BASE, \
10353 _DKL_PHY2_BASE) + \
10354 _DKL_CLKTOP2_CORECLKCTL1)
10355
10356 #define _DKL_TX_DPCNTL0 0x2C0
10357 #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10358 #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10359 #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10360 #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10361 #define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10362 #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10363 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10364 _DKL_PHY1_BASE, \
10365 _DKL_PHY2_BASE) + \
10366 _DKL_TX_DPCNTL0)
10367
10368 #define _DKL_TX_DPCNTL1 0x2C4
10369 /* Bits are the same as DKL_TX_DPCNTRL0 */
10370 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10371 _DKL_PHY1_BASE, \
10372 _DKL_PHY2_BASE) + \
10373 _DKL_TX_DPCNTL1)
10374
10375 #define _DKL_TX_DPCNTL2 0x2C8
10376 #define DKL_TX_DP20BITMODE (1 << 2)
10377 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10378 _DKL_PHY1_BASE, \
10379 _DKL_PHY2_BASE) + \
10380 _DKL_TX_DPCNTL2)
10381
10382 #define _DKL_TX_FW_CALIB 0x2F8
10383 #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10384 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10385 _DKL_PHY1_BASE, \
10386 _DKL_PHY2_BASE) + \
10387 _DKL_TX_FW_CALIB)
10388
10389 #define _DKL_TX_PMD_LANE_SUS 0xD00
10390 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10391 _DKL_PHY1_BASE, \
10392 _DKL_PHY2_BASE) + \
10393 _DKL_TX_PMD_LANE_SUS)
10394
10395 #define _DKL_TX_DW17 0xDC4
10396 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10397 _DKL_PHY1_BASE, \
10398 _DKL_PHY2_BASE) + \
10399 _DKL_TX_DW17)
10400
10401 #define _DKL_TX_DW18 0xDC8
10402 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10403 _DKL_PHY1_BASE, \
10404 _DKL_PHY2_BASE) + \
10405 _DKL_TX_DW18)
10406
10407 #define _DKL_DP_MODE 0xA0
10408 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10409 _DKL_PHY1_BASE, \
10410 _DKL_PHY2_BASE) + \
10411 _DKL_DP_MODE)
10412
10413 #define _DKL_CMN_UC_DW27 0x36C
10414 #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10415 #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10416 _DKL_PHY1_BASE, \
10417 _DKL_PHY2_BASE) + \
10418 _DKL_CMN_UC_DW27)
10419
10420 /*
10421 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10422 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10423 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10424 * bits that point the 4KB window into the full PHY register space.
10425 */
10426 #define _HIP_INDEX_REG0 0x1010A0
10427 #define _HIP_INDEX_REG1 0x1010A4
10428 #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10429 : _HIP_INDEX_REG1)
10430 #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10431 #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10432
10433 /* BXT display engine PLL */
10434 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
10435 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10436 #define BXT_DE_PLL_RATIO_MASK 0xff
10437
10438 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
10439 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10440 #define BXT_DE_PLL_LOCK (1 << 30)
10441 #define CNL_CDCLK_PLL_RATIO(x) (x)
10442 #define CNL_CDCLK_PLL_RATIO_MASK 0xff
10443
10444 /* GEN9 DC */
10445 #define DC_STATE_EN _MMIO(0x45504)
10446 #define DC_STATE_DISABLE 0
10447 #define DC_STATE_EN_DC3CO REG_BIT(30)
10448 #define DC_STATE_DC3CO_STATUS REG_BIT(29)
10449 #define DC_STATE_EN_UPTO_DC5 (1 << 0)
10450 #define DC_STATE_EN_DC9 (1 << 3)
10451 #define DC_STATE_EN_UPTO_DC6 (2 << 0)
10452 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10453
10454 #define DC_STATE_DEBUG _MMIO(0x45520)
10455 #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10456 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
10457
10458 #define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10459 #define BXT_REQ_DATA_MASK 0x3F
10460 #define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10461 #define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10462 #define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10463
10464 #define BXT_D_CR_DRP0_DUNIT8 0x1000
10465 #define BXT_D_CR_DRP0_DUNIT9 0x1200
10466 #define BXT_D_CR_DRP0_DUNIT_START 8
10467 #define BXT_D_CR_DRP0_DUNIT_END 11
10468 #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10469 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10470 BXT_D_CR_DRP0_DUNIT9))
10471 #define BXT_DRAM_RANK_MASK 0x3
10472 #define BXT_DRAM_RANK_SINGLE 0x1
10473 #define BXT_DRAM_RANK_DUAL 0x3
10474 #define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10475 #define BXT_DRAM_WIDTH_SHIFT 4
10476 #define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10477 #define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10478 #define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10479 #define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10480 #define BXT_DRAM_SIZE_MASK (0x7 << 6)
10481 #define BXT_DRAM_SIZE_SHIFT 6
10482 #define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10483 #define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10484 #define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10485 #define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10486 #define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
10487 #define BXT_DRAM_TYPE_MASK (0x7 << 22)
10488 #define BXT_DRAM_TYPE_SHIFT 22
10489 #define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10490 #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10491 #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10492 #define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
10493
10494 #define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10495 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10496 #define SKL_REQ_DATA_MASK (0xF << 0)
10497
10498 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10499 #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10500 #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10501 #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10502 #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10503 #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10504
10505 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10506 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10507 #define SKL_DRAM_S_SHIFT 16
10508 #define SKL_DRAM_SIZE_MASK 0x3F
10509 #define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10510 #define SKL_DRAM_WIDTH_SHIFT 8
10511 #define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10512 #define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10513 #define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10514 #define SKL_DRAM_RANK_MASK (0x1 << 10)
10515 #define SKL_DRAM_RANK_SHIFT 10
10516 #define SKL_DRAM_RANK_1 (0x0 << 10)
10517 #define SKL_DRAM_RANK_2 (0x1 << 10)
10518 #define SKL_DRAM_RANK_MASK (0x1 << 10)
10519 #define CNL_DRAM_SIZE_MASK 0x7F
10520 #define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10521 #define CNL_DRAM_WIDTH_SHIFT 7
10522 #define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10523 #define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10524 #define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10525 #define CNL_DRAM_RANK_MASK (0x3 << 9)
10526 #define CNL_DRAM_RANK_SHIFT 9
10527 #define CNL_DRAM_RANK_1 (0x0 << 9)
10528 #define CNL_DRAM_RANK_2 (0x1 << 9)
10529 #define CNL_DRAM_RANK_3 (0x2 << 9)
10530 #define CNL_DRAM_RANK_4 (0x3 << 9)
10531
10532 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10533 * since on HSW we can't write to it using I915_WRITE. */
10534 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10535 #define D_COMP_BDW _MMIO(0x138144)
10536 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10537 #define D_COMP_COMP_FORCE (1 << 8)
10538 #define D_COMP_COMP_DISABLE (1 << 0)
10539
10540 /* Pipe WM_LINETIME - watermark line time */
10541 #define _PIPE_WM_LINETIME_A 0x45270
10542 #define _PIPE_WM_LINETIME_B 0x45274
10543 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
10544 #define PIPE_WM_LINETIME_MASK (0x1ff)
10545 #define PIPE_WM_LINETIME_TIME(x) ((x))
10546 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10547 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
10548
10549 /* SFUSE_STRAP */
10550 #define SFUSE_STRAP _MMIO(0xc2014)
10551 #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10552 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10553 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10554 #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10555 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10556 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10557 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10558 #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
10559
10560 #define WM_MISC _MMIO(0x45260)
10561 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10562
10563 #define WM_DBG _MMIO(0x45280)
10564 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10565 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10566 #define WM_DBG_DISALLOW_SPRITE (1 << 2)
10567
10568 /* pipe CSC */
10569 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10570 #define _PIPE_A_CSC_COEFF_BY 0x49014
10571 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10572 #define _PIPE_A_CSC_COEFF_BU 0x4901c
10573 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10574 #define _PIPE_A_CSC_COEFF_BV 0x49024
10575
10576 #define _PIPE_A_CSC_MODE 0x49028
10577 #define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10578 #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10579 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10580 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10581 #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
10582
10583 #define _PIPE_A_CSC_PREOFF_HI 0x49030
10584 #define _PIPE_A_CSC_PREOFF_ME 0x49034
10585 #define _PIPE_A_CSC_PREOFF_LO 0x49038
10586 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
10587 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
10588 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
10589
10590 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10591 #define _PIPE_B_CSC_COEFF_BY 0x49114
10592 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10593 #define _PIPE_B_CSC_COEFF_BU 0x4911c
10594 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10595 #define _PIPE_B_CSC_COEFF_BV 0x49124
10596 #define _PIPE_B_CSC_MODE 0x49128
10597 #define _PIPE_B_CSC_PREOFF_HI 0x49130
10598 #define _PIPE_B_CSC_PREOFF_ME 0x49134
10599 #define _PIPE_B_CSC_PREOFF_LO 0x49138
10600 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
10601 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
10602 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
10603
10604 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10605 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10606 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10607 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10608 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10609 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10610 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10611 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10612 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10613 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10614 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10615 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10616 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
10617
10618 /* Pipe Output CSC */
10619 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10620 #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10621 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10622 #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10623 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10624 #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10625 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10626 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10627 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10628 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10629 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10630 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10631
10632 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10633 #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10634 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10635 #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10636 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10637 #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10638 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10639 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10640 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10641 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10642 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10643 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10644
10645 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10646 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10647 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10648 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10649 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10650 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10651 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10652 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10653 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10654 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10655 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10656 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10657 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10658 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10659 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10660 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10661 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10662 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10663 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10664 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10665 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10666 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10667 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10668 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10669 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10670 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10671 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10672 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10673 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10674 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10675 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10676 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10677 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10678 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10679 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10680 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10681
10682 /* pipe degamma/gamma LUTs on IVB+ */
10683 #define _PAL_PREC_INDEX_A 0x4A400
10684 #define _PAL_PREC_INDEX_B 0x4AC00
10685 #define _PAL_PREC_INDEX_C 0x4B400
10686 #define PAL_PREC_10_12_BIT (0 << 31)
10687 #define PAL_PREC_SPLIT_MODE (1 << 31)
10688 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
10689 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
10690 #define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
10691 #define _PAL_PREC_DATA_A 0x4A404
10692 #define _PAL_PREC_DATA_B 0x4AC04
10693 #define _PAL_PREC_DATA_C 0x4B404
10694 #define _PAL_PREC_GC_MAX_A 0x4A410
10695 #define _PAL_PREC_GC_MAX_B 0x4AC10
10696 #define _PAL_PREC_GC_MAX_C 0x4B410
10697 #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10698 #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10699 #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
10700 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10701 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10702 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
10703 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10704 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10705 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
10706
10707 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10708 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10709 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10710 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
10711 #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
10712
10713 #define _PRE_CSC_GAMC_INDEX_A 0x4A484
10714 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10715 #define _PRE_CSC_GAMC_INDEX_C 0x4B484
10716 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10717 #define _PRE_CSC_GAMC_DATA_A 0x4A488
10718 #define _PRE_CSC_GAMC_DATA_B 0x4AC88
10719 #define _PRE_CSC_GAMC_DATA_C 0x4B488
10720
10721 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10722 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10723
10724 /* ICL Multi segmented gamma */
10725 #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10726 #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10727 #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10728 #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10729
10730 #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10731 #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10732
10733 #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10734 _PAL_PREC_MULTI_SEG_INDEX_A, \
10735 _PAL_PREC_MULTI_SEG_INDEX_B)
10736 #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10737 _PAL_PREC_MULTI_SEG_DATA_A, \
10738 _PAL_PREC_MULTI_SEG_DATA_B)
10739
10740 /* pipe CSC & degamma/gamma LUTs on CHV */
10741 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10742 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10743 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10744 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10745 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10746 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10747 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10748 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10749 #define CGM_PIPE_MODE_GAMMA (1 << 2)
10750 #define CGM_PIPE_MODE_CSC (1 << 1)
10751 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10752 #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10753 #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10754 #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
10755
10756 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10757 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10758 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10759 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10760 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10761 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10762 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10763 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10764
10765 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10766 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10767 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10768 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10769 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10770 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10771 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10772 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10773
10774 /* MIPI DSI registers */
10775
10776 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
10777 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
10778
10779 /* Gen11 DSI */
10780 #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10781 dsi0, dsi1)
10782
10783 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10784 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10785 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10786 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10787
10788 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10789 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10790 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10791 _ICL_DSI_ESC_CLK_DIV0, \
10792 _ICL_DSI_ESC_CLK_DIV1)
10793 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10794 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10795 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10796 _ICL_DPHY_ESC_CLK_DIV0, \
10797 _ICL_DPHY_ESC_CLK_DIV1)
10798 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10799 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10800 #define ICL_ESC_CLK_DIV_MASK 0x1ff
10801 #define ICL_ESC_CLK_DIV_SHIFT 0
10802 #define DSI_MAX_ESC_CLK 20000 /* in KHz */
10803
10804 #define _DSI_CMD_FRMCTL_0 0x6b034
10805 #define _DSI_CMD_FRMCTL_1 0x6b834
10806 #define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
10807 _DSI_CMD_FRMCTL_0,\
10808 _DSI_CMD_FRMCTL_1)
10809 #define DSI_FRAME_UPDATE_REQUEST (1 << 31)
10810 #define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
10811 #define DSI_NULL_PACKET_ENABLE (1 << 28)
10812 #define DSI_FRAME_IN_PROGRESS (1 << 0)
10813
10814 #define _DSI_INTR_MASK_REG_0 0x6b070
10815 #define _DSI_INTR_MASK_REG_1 0x6b870
10816 #define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
10817 _DSI_INTR_MASK_REG_0,\
10818 _DSI_INTR_MASK_REG_1)
10819
10820 #define _DSI_INTR_IDENT_REG_0 0x6b074
10821 #define _DSI_INTR_IDENT_REG_1 0x6b874
10822 #define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
10823 _DSI_INTR_IDENT_REG_0,\
10824 _DSI_INTR_IDENT_REG_1)
10825 #define DSI_TE_EVENT (1 << 31)
10826 #define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
10827 #define DSI_TX_DATA (1 << 29)
10828 #define DSI_ULPS_ENTRY_DONE (1 << 28)
10829 #define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
10830 #define DSI_HOST_CHKSUM_ERROR (1 << 26)
10831 #define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
10832 #define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
10833 #define DSI_HOST_CONTENTION_DETECTED (1 << 23)
10834 #define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
10835 #define DSI_HOST_TIMEOUT_ERROR (1 << 21)
10836 #define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
10837 #define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
10838 #define DSI_FRAME_UPDATE_DONE (1 << 16)
10839 #define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
10840 #define DSI_INVALID_TX_LENGTH (1 << 13)
10841 #define DSI_INVALID_VC (1 << 12)
10842 #define DSI_INVALID_DATA_TYPE (1 << 11)
10843 #define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
10844 #define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
10845 #define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
10846 #define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
10847 #define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
10848 #define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
10849 #define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
10850 #define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
10851 #define DSI_EOT_SYNC_ERROR (1 << 2)
10852 #define DSI_SOT_SYNC_ERROR (1 << 1)
10853 #define DSI_SOT_ERROR (1 << 0)
10854
10855 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
10856 #define GEN4_TIMESTAMP _MMIO(0x2358)
10857 #define ILK_TIMESTAMP_HI _MMIO(0x70070)
10858 #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10859
10860 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10861 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10862 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10863 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10864 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10865
10866 #define _PIPE_FRMTMSTMP_A 0x70048
10867 #define PIPE_FRMTMSTMP(pipe) \
10868 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10869
10870 /* BXT MIPI clock controls */
10871 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
10872
10873 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
10874 #define BXT_MIPI1_DIV_SHIFT 26
10875 #define BXT_MIPI2_DIV_SHIFT 10
10876 #define BXT_MIPI_DIV_SHIFT(port) \
10877 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10878 BXT_MIPI2_DIV_SHIFT)
10879
10880 /* TX control divider to select actual TX clock output from (8x/var) */
10881 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
10882 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
10883 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10884 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10885 BXT_MIPI2_TX_ESCLK_SHIFT)
10886 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10887 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
10888 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10889 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
10890 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10891 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
10892 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
10893 /* RX upper control divider to select actual RX clock output from 8x */
10894 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10895 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10896 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10897 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10898 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10899 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10900 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10901 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10902 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10903 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10904 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
10905 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
10906 /* 8/3X divider to select the actual 8/3X clock output from 8x */
10907 #define BXT_MIPI1_8X_BY3_SHIFT 19
10908 #define BXT_MIPI2_8X_BY3_SHIFT 3
10909 #define BXT_MIPI_8X_BY3_SHIFT(port) \
10910 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10911 BXT_MIPI2_8X_BY3_SHIFT)
10912 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10913 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10914 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10915 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10916 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10917 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
10918 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
10919 /* RX lower control divider to select actual RX clock output from 8x */
10920 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10921 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10922 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10923 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10924 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10925 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10926 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10927 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10928 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10929 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10930 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
10931 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
10932
10933 #define RX_DIVIDER_BIT_1_2 0x3
10934 #define RX_DIVIDER_BIT_3_4 0xC
10935
10936 /* BXT MIPI mode configure */
10937 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10938 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
10939 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
10940 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10941
10942 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10943 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
10944 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
10945 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10946
10947 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10948 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
10949 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
10950 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10951
10952 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
10953 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10954 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10955 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10956 #define BXT_DSIC_16X_BY1 (0 << 10)
10957 #define BXT_DSIC_16X_BY2 (1 << 10)
10958 #define BXT_DSIC_16X_BY3 (2 << 10)
10959 #define BXT_DSIC_16X_BY4 (3 << 10)
10960 #define BXT_DSIC_16X_MASK (3 << 10)
10961 #define BXT_DSIA_16X_BY1 (0 << 8)
10962 #define BXT_DSIA_16X_BY2 (1 << 8)
10963 #define BXT_DSIA_16X_BY3 (2 << 8)
10964 #define BXT_DSIA_16X_BY4 (3 << 8)
10965 #define BXT_DSIA_16X_MASK (3 << 8)
10966 #define BXT_DSI_FREQ_SEL_SHIFT 8
10967 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10968
10969 #define BXT_DSI_PLL_RATIO_MAX 0x7D
10970 #define BXT_DSI_PLL_RATIO_MIN 0x22
10971 #define GLK_DSI_PLL_RATIO_MAX 0x6F
10972 #define GLK_DSI_PLL_RATIO_MIN 0x22
10973 #define BXT_DSI_PLL_RATIO_MASK 0xFF
10974 #define BXT_REF_CLOCK_KHZ 19200
10975
10976 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
10977 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10978 #define BXT_DSI_PLL_LOCKED (1 << 30)
10979
10980 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
10981 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
10982 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
10983
10984 /* BXT port control */
10985 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10986 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
10987 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
10988
10989 /* ICL DSI MODE control */
10990 #define _ICL_DSI_IO_MODECTL_0 0x6B094
10991 #define _ICL_DSI_IO_MODECTL_1 0x6B894
10992 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10993 _ICL_DSI_IO_MODECTL_0, \
10994 _ICL_DSI_IO_MODECTL_1)
10995 #define COMBO_PHY_MODE_DSI (1 << 0)
10996
10997 /* Display Stream Splitter Control */
10998 #define DSS_CTL1 _MMIO(0x67400)
10999 #define SPLITTER_ENABLE (1 << 31)
11000 #define JOINER_ENABLE (1 << 30)
11001 #define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
11002 #define DUAL_LINK_MODE_FRONTBACK (0 << 24)
11003 #define OVERLAP_PIXELS_MASK (0xf << 16)
11004 #define OVERLAP_PIXELS(pixels) ((pixels) << 16)
11005 #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11006 #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11007 #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
11008
11009 #define DSS_CTL2 _MMIO(0x67404)
11010 #define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
11011 #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
11012 #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11013 #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11014
11015 #define _ICL_PIPE_DSS_CTL1_PB 0x78200
11016 #define _ICL_PIPE_DSS_CTL1_PC 0x78400
11017 #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11018 _ICL_PIPE_DSS_CTL1_PB, \
11019 _ICL_PIPE_DSS_CTL1_PC)
11020 #define BIG_JOINER_ENABLE (1 << 29)
11021 #define MASTER_BIG_JOINER_ENABLE (1 << 28)
11022 #define VGA_CENTERING_ENABLE (1 << 27)
11023
11024 #define _ICL_PIPE_DSS_CTL2_PB 0x78204
11025 #define _ICL_PIPE_DSS_CTL2_PC 0x78404
11026 #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11027 _ICL_PIPE_DSS_CTL2_PB, \
11028 _ICL_PIPE_DSS_CTL2_PC)
11029
11030 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
11031 #define STAP_SELECT (1 << 0)
11032
11033 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
11034 #define HS_IO_CTRL_SELECT (1 << 0)
11035
11036 #define DPI_ENABLE (1 << 31) /* A + C */
11037 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
11038 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
11039 #define DUAL_LINK_MODE_SHIFT 26
11040 #define DUAL_LINK_MODE_MASK (1 << 26)
11041 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
11042 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
11043 #define DITHERING_ENABLE (1 << 25) /* A + C */
11044 #define FLOPPED_HSTX (1 << 23)
11045 #define DE_INVERT (1 << 19) /* XXX */
11046 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
11047 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
11048 #define AFE_LATCHOUT (1 << 17)
11049 #define LP_OUTPUT_HOLD (1 << 16)
11050 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
11051 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
11052 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
11053 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
11054 #define CSB_SHIFT 9
11055 #define CSB_MASK (3 << 9)
11056 #define CSB_20MHZ (0 << 9)
11057 #define CSB_10MHZ (1 << 9)
11058 #define CSB_40MHZ (2 << 9)
11059 #define BANDGAP_MASK (1 << 8)
11060 #define BANDGAP_PNW_CIRCUIT (0 << 8)
11061 #define BANDGAP_LNC_CIRCUIT (1 << 8)
11062 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11063 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11064 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11065 #define TEARING_EFFECT_SHIFT 2 /* A + C */
11066 #define TEARING_EFFECT_MASK (3 << 2)
11067 #define TEARING_EFFECT_OFF (0 << 2)
11068 #define TEARING_EFFECT_DSI (1 << 2)
11069 #define TEARING_EFFECT_GPIO (2 << 2)
11070 #define LANE_CONFIGURATION_SHIFT 0
11071 #define LANE_CONFIGURATION_MASK (3 << 0)
11072 #define LANE_CONFIGURATION_4LANE (0 << 0)
11073 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11074 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11075
11076 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
11077 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
11078 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
11079 #define TEARING_EFFECT_DELAY_SHIFT 0
11080 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11081
11082 /* XXX: all bits reserved */
11083 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
11084
11085 /* MIPI DSI Controller and D-PHY registers */
11086
11087 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
11088 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
11089 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
11090 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11091 #define ULPS_STATE_MASK (3 << 1)
11092 #define ULPS_STATE_ENTER (2 << 1)
11093 #define ULPS_STATE_EXIT (1 << 1)
11094 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11095 #define DEVICE_READY (1 << 0)
11096
11097 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
11098 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
11099 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
11100 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
11101 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
11102 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
11103 #define TEARING_EFFECT (1 << 31)
11104 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
11105 #define GEN_READ_DATA_AVAIL (1 << 29)
11106 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11107 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11108 #define RX_PROT_VIOLATION (1 << 26)
11109 #define RX_INVALID_TX_LENGTH (1 << 25)
11110 #define ACK_WITH_NO_ERROR (1 << 24)
11111 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11112 #define LP_RX_TIMEOUT (1 << 22)
11113 #define HS_TX_TIMEOUT (1 << 21)
11114 #define DPI_FIFO_UNDERRUN (1 << 20)
11115 #define LOW_CONTENTION (1 << 19)
11116 #define HIGH_CONTENTION (1 << 18)
11117 #define TXDSI_VC_ID_INVALID (1 << 17)
11118 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11119 #define TXCHECKSUM_ERROR (1 << 15)
11120 #define TXECC_MULTIBIT_ERROR (1 << 14)
11121 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
11122 #define TXFALSE_CONTROL_ERROR (1 << 12)
11123 #define RXDSI_VC_ID_INVALID (1 << 11)
11124 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11125 #define RXCHECKSUM_ERROR (1 << 9)
11126 #define RXECC_MULTIBIT_ERROR (1 << 8)
11127 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
11128 #define RXFALSE_CONTROL_ERROR (1 << 6)
11129 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11130 #define RX_LP_TX_SYNC_ERROR (1 << 4)
11131 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11132 #define RXEOT_SYNC_ERROR (1 << 2)
11133 #define RXSOT_SYNC_ERROR (1 << 1)
11134 #define RXSOT_ERROR (1 << 0)
11135
11136 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
11137 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
11138 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
11139 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11140 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
11141 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11142 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11143 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11144 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11145 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11146 #define VID_MODE_FORMAT_MASK (0xf << 7)
11147 #define VID_MODE_NOT_SUPPORTED (0 << 7)
11148 #define VID_MODE_FORMAT_RGB565 (1 << 7)
11149 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11150 #define VID_MODE_FORMAT_RGB666 (3 << 7)
11151 #define VID_MODE_FORMAT_RGB888 (4 << 7)
11152 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11153 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11154 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11155 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11156 #define DATA_LANES_PRG_REG_SHIFT 0
11157 #define DATA_LANES_PRG_REG_MASK (7 << 0)
11158
11159 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
11160 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
11161 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
11162 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11163
11164 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
11165 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
11166 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
11167 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11168
11169 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
11170 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
11171 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
11172 #define TURN_AROUND_TIMEOUT_MASK 0x3f
11173
11174 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
11175 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
11176 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
11177 #define DEVICE_RESET_TIMER_MASK 0xffff
11178
11179 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
11180 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
11181 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
11182 #define VERTICAL_ADDRESS_SHIFT 16
11183 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
11184 #define HORIZONTAL_ADDRESS_SHIFT 0
11185 #define HORIZONTAL_ADDRESS_MASK 0xffff
11186
11187 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
11188 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
11189 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
11190 #define DBI_FIFO_EMPTY_HALF (0 << 0)
11191 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11192 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11193
11194 /* regs below are bits 15:0 */
11195 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
11196 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
11197 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
11198
11199 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
11200 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
11201 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
11202
11203 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
11204 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
11205 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
11206
11207 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
11208 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
11209 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
11210
11211 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
11212 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
11213 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
11214
11215 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
11216 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
11217 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
11218
11219 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
11220 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
11221 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
11222
11223 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
11224 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
11225 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
11226
11227 /* regs above are bits 15:0 */
11228
11229 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
11230 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
11231 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
11232 #define DPI_LP_MODE (1 << 6)
11233 #define BACKLIGHT_OFF (1 << 5)
11234 #define BACKLIGHT_ON (1 << 4)
11235 #define COLOR_MODE_OFF (1 << 3)
11236 #define COLOR_MODE_ON (1 << 2)
11237 #define TURN_ON (1 << 1)
11238 #define SHUTDOWN (1 << 0)
11239
11240 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
11241 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
11242 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
11243 #define COMMAND_BYTE_SHIFT 0
11244 #define COMMAND_BYTE_MASK (0x3f << 0)
11245
11246 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
11247 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
11248 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
11249 #define MASTER_INIT_TIMER_SHIFT 0
11250 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
11251
11252 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
11253 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
11254 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
11255 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
11256 #define MAX_RETURN_PKT_SIZE_SHIFT 0
11257 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11258
11259 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
11260 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
11261 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
11262 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11263 #define DISABLE_VIDEO_BTA (1 << 3)
11264 #define IP_TG_CONFIG (1 << 2)
11265 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11266 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11267 #define VIDEO_MODE_BURST (3 << 0)
11268
11269 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
11270 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
11271 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
11272 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11273 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
11274 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11275 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11276 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11277 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11278 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11279 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11280 #define CLOCKSTOP (1 << 1)
11281 #define EOT_DISABLE (1 << 0)
11282
11283 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
11284 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
11285 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
11286 #define LP_BYTECLK_SHIFT 0
11287 #define LP_BYTECLK_MASK (0xffff << 0)
11288
11289 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11290 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11291 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11292
11293 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11294 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11295 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11296
11297 /* bits 31:0 */
11298 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
11299 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
11300 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
11301
11302 /* bits 31:0 */
11303 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
11304 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
11305 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
11306
11307 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
11308 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
11309 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
11310 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
11311 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
11312 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
11313 #define LONG_PACKET_WORD_COUNT_SHIFT 8
11314 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11315 #define SHORT_PACKET_PARAM_SHIFT 8
11316 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11317 #define VIRTUAL_CHANNEL_SHIFT 6
11318 #define VIRTUAL_CHANNEL_MASK (3 << 6)
11319 #define DATA_TYPE_SHIFT 0
11320 #define DATA_TYPE_MASK (0x3f << 0)
11321 /* data type values, see include/video/mipi_display.h */
11322
11323 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
11324 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
11325 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
11326 #define DPI_FIFO_EMPTY (1 << 28)
11327 #define DBI_FIFO_EMPTY (1 << 27)
11328 #define LP_CTRL_FIFO_EMPTY (1 << 26)
11329 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11330 #define LP_CTRL_FIFO_FULL (1 << 24)
11331 #define HS_CTRL_FIFO_EMPTY (1 << 18)
11332 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11333 #define HS_CTRL_FIFO_FULL (1 << 16)
11334 #define LP_DATA_FIFO_EMPTY (1 << 10)
11335 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11336 #define LP_DATA_FIFO_FULL (1 << 8)
11337 #define HS_DATA_FIFO_EMPTY (1 << 2)
11338 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11339 #define HS_DATA_FIFO_FULL (1 << 0)
11340
11341 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
11342 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
11343 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
11344 #define DBI_HS_LP_MODE_MASK (1 << 0)
11345 #define DBI_LP_MODE (1 << 0)
11346 #define DBI_HS_MODE (0 << 0)
11347
11348 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
11349 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
11350 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
11351 #define EXIT_ZERO_COUNT_SHIFT 24
11352 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11353 #define TRAIL_COUNT_SHIFT 16
11354 #define TRAIL_COUNT_MASK (0x1f << 16)
11355 #define CLK_ZERO_COUNT_SHIFT 8
11356 #define CLK_ZERO_COUNT_MASK (0xff << 8)
11357 #define PREPARE_COUNT_SHIFT 0
11358 #define PREPARE_COUNT_MASK (0x3f << 0)
11359
11360 #define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11361 #define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11362 #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11363 _ICL_DSI_T_INIT_MASTER_0,\
11364 _ICL_DSI_T_INIT_MASTER_1)
11365
11366 #define _DPHY_CLK_TIMING_PARAM_0 0x162180
11367 #define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11368 #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11369 _DPHY_CLK_TIMING_PARAM_0,\
11370 _DPHY_CLK_TIMING_PARAM_1)
11371 #define _DSI_CLK_TIMING_PARAM_0 0x6b080
11372 #define _DSI_CLK_TIMING_PARAM_1 0x6b880
11373 #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11374 _DSI_CLK_TIMING_PARAM_0,\
11375 _DSI_CLK_TIMING_PARAM_1)
11376 #define CLK_PREPARE_OVERRIDE (1 << 31)
11377 #define CLK_PREPARE(x) ((x) << 28)
11378 #define CLK_PREPARE_MASK (0x7 << 28)
11379 #define CLK_PREPARE_SHIFT 28
11380 #define CLK_ZERO_OVERRIDE (1 << 27)
11381 #define CLK_ZERO(x) ((x) << 20)
11382 #define CLK_ZERO_MASK (0xf << 20)
11383 #define CLK_ZERO_SHIFT 20
11384 #define CLK_PRE_OVERRIDE (1 << 19)
11385 #define CLK_PRE(x) ((x) << 16)
11386 #define CLK_PRE_MASK (0x3 << 16)
11387 #define CLK_PRE_SHIFT 16
11388 #define CLK_POST_OVERRIDE (1 << 15)
11389 #define CLK_POST(x) ((x) << 8)
11390 #define CLK_POST_MASK (0x7 << 8)
11391 #define CLK_POST_SHIFT 8
11392 #define CLK_TRAIL_OVERRIDE (1 << 7)
11393 #define CLK_TRAIL(x) ((x) << 0)
11394 #define CLK_TRAIL_MASK (0xf << 0)
11395 #define CLK_TRAIL_SHIFT 0
11396
11397 #define _DPHY_DATA_TIMING_PARAM_0 0x162184
11398 #define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11399 #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11400 _DPHY_DATA_TIMING_PARAM_0,\
11401 _DPHY_DATA_TIMING_PARAM_1)
11402 #define _DSI_DATA_TIMING_PARAM_0 0x6B084
11403 #define _DSI_DATA_TIMING_PARAM_1 0x6B884
11404 #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11405 _DSI_DATA_TIMING_PARAM_0,\
11406 _DSI_DATA_TIMING_PARAM_1)
11407 #define HS_PREPARE_OVERRIDE (1 << 31)
11408 #define HS_PREPARE(x) ((x) << 24)
11409 #define HS_PREPARE_MASK (0x7 << 24)
11410 #define HS_PREPARE_SHIFT 24
11411 #define HS_ZERO_OVERRIDE (1 << 23)
11412 #define HS_ZERO(x) ((x) << 16)
11413 #define HS_ZERO_MASK (0xf << 16)
11414 #define HS_ZERO_SHIFT 16
11415 #define HS_TRAIL_OVERRIDE (1 << 15)
11416 #define HS_TRAIL(x) ((x) << 8)
11417 #define HS_TRAIL_MASK (0x7 << 8)
11418 #define HS_TRAIL_SHIFT 8
11419 #define HS_EXIT_OVERRIDE (1 << 7)
11420 #define HS_EXIT(x) ((x) << 0)
11421 #define HS_EXIT_MASK (0x7 << 0)
11422 #define HS_EXIT_SHIFT 0
11423
11424 #define _DPHY_TA_TIMING_PARAM_0 0x162188
11425 #define _DPHY_TA_TIMING_PARAM_1 0x6c188
11426 #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11427 _DPHY_TA_TIMING_PARAM_0,\
11428 _DPHY_TA_TIMING_PARAM_1)
11429 #define _DSI_TA_TIMING_PARAM_0 0x6b098
11430 #define _DSI_TA_TIMING_PARAM_1 0x6b898
11431 #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11432 _DSI_TA_TIMING_PARAM_0,\
11433 _DSI_TA_TIMING_PARAM_1)
11434 #define TA_SURE_OVERRIDE (1 << 31)
11435 #define TA_SURE(x) ((x) << 16)
11436 #define TA_SURE_MASK (0x1f << 16)
11437 #define TA_SURE_SHIFT 16
11438 #define TA_GO_OVERRIDE (1 << 15)
11439 #define TA_GO(x) ((x) << 8)
11440 #define TA_GO_MASK (0xf << 8)
11441 #define TA_GO_SHIFT 8
11442 #define TA_GET_OVERRIDE (1 << 7)
11443 #define TA_GET(x) ((x) << 0)
11444 #define TA_GET_MASK (0xf << 0)
11445 #define TA_GET_SHIFT 0
11446
11447 /* DSI transcoder configuration */
11448 #define _DSI_TRANS_FUNC_CONF_0 0x6b030
11449 #define _DSI_TRANS_FUNC_CONF_1 0x6b830
11450 #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11451 _DSI_TRANS_FUNC_CONF_0,\
11452 _DSI_TRANS_FUNC_CONF_1)
11453 #define OP_MODE_MASK (0x3 << 28)
11454 #define OP_MODE_SHIFT 28
11455 #define CMD_MODE_NO_GATE (0x0 << 28)
11456 #define CMD_MODE_TE_GATE (0x1 << 28)
11457 #define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11458 #define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
11459 #define TE_SOURCE_GPIO (1 << 27)
11460 #define LINK_READY (1 << 20)
11461 #define PIX_FMT_MASK (0x3 << 16)
11462 #define PIX_FMT_SHIFT 16
11463 #define PIX_FMT_RGB565 (0x0 << 16)
11464 #define PIX_FMT_RGB666_PACKED (0x1 << 16)
11465 #define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11466 #define PIX_FMT_RGB888 (0x3 << 16)
11467 #define PIX_FMT_RGB101010 (0x4 << 16)
11468 #define PIX_FMT_RGB121212 (0x5 << 16)
11469 #define PIX_FMT_COMPRESSED (0x6 << 16)
11470 #define BGR_TRANSMISSION (1 << 15)
11471 #define PIX_VIRT_CHAN(x) ((x) << 12)
11472 #define PIX_VIRT_CHAN_MASK (0x3 << 12)
11473 #define PIX_VIRT_CHAN_SHIFT 12
11474 #define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11475 #define PIX_BUF_THRESHOLD_SHIFT 10
11476 #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11477 #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11478 #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11479 #define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11480 #define CONTINUOUS_CLK_MASK (0x3 << 8)
11481 #define CONTINUOUS_CLK_SHIFT 8
11482 #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11483 #define CLK_HS_OR_LP (0x2 << 8)
11484 #define CLK_HS_CONTINUOUS (0x3 << 8)
11485 #define LINK_CALIBRATION_MASK (0x3 << 4)
11486 #define LINK_CALIBRATION_SHIFT 4
11487 #define CALIBRATION_DISABLED (0x0 << 4)
11488 #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11489 #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
11490 #define BLANKING_PACKET_ENABLE (1 << 2)
11491 #define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11492 #define EOTP_DISABLED (1 << 0)
11493
11494 #define _DSI_CMD_RXCTL_0 0x6b0d4
11495 #define _DSI_CMD_RXCTL_1 0x6b8d4
11496 #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11497 _DSI_CMD_RXCTL_0,\
11498 _DSI_CMD_RXCTL_1)
11499 #define READ_UNLOADS_DW (1 << 16)
11500 #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11501 #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11502 #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11503 #define RECEIVED_RESET_TRIGGER (1 << 12)
11504 #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11505 #define RECEIVED_CRC_WAS_LOST (1 << 10)
11506 #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11507 #define NUMBER_RX_PLOAD_DW_SHIFT 0
11508
11509 #define _DSI_CMD_TXCTL_0 0x6b0d0
11510 #define _DSI_CMD_TXCTL_1 0x6b8d0
11511 #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11512 _DSI_CMD_TXCTL_0,\
11513 _DSI_CMD_TXCTL_1)
11514 #define KEEP_LINK_IN_HS (1 << 24)
11515 #define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11516 #define FREE_HEADER_CREDIT_SHIFT 0x8
11517 #define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11518 #define FREE_PLOAD_CREDIT_SHIFT 0
11519 #define MAX_HEADER_CREDIT 0x10
11520 #define MAX_PLOAD_CREDIT 0x40
11521
11522 #define _DSI_CMD_TXHDR_0 0x6b100
11523 #define _DSI_CMD_TXHDR_1 0x6b900
11524 #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11525 _DSI_CMD_TXHDR_0,\
11526 _DSI_CMD_TXHDR_1)
11527 #define PAYLOAD_PRESENT (1 << 31)
11528 #define LP_DATA_TRANSFER (1 << 30)
11529 #define VBLANK_FENCE (1 << 29)
11530 #define PARAM_WC_MASK (0xffff << 8)
11531 #define PARAM_WC_LOWER_SHIFT 8
11532 #define PARAM_WC_UPPER_SHIFT 16
11533 #define VC_MASK (0x3 << 6)
11534 #define VC_SHIFT 6
11535 #define DT_MASK (0x3f << 0)
11536 #define DT_SHIFT 0
11537
11538 #define _DSI_CMD_TXPYLD_0 0x6b104
11539 #define _DSI_CMD_TXPYLD_1 0x6b904
11540 #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11541 _DSI_CMD_TXPYLD_0,\
11542 _DSI_CMD_TXPYLD_1)
11543
11544 #define _DSI_LP_MSG_0 0x6b0d8
11545 #define _DSI_LP_MSG_1 0x6b8d8
11546 #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11547 _DSI_LP_MSG_0,\
11548 _DSI_LP_MSG_1)
11549 #define LPTX_IN_PROGRESS (1 << 17)
11550 #define LINK_IN_ULPS (1 << 16)
11551 #define LINK_ULPS_TYPE_LP11 (1 << 8)
11552 #define LINK_ENTER_ULPS (1 << 0)
11553
11554 /* DSI timeout registers */
11555 #define _DSI_HSTX_TO_0 0x6b044
11556 #define _DSI_HSTX_TO_1 0x6b844
11557 #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11558 _DSI_HSTX_TO_0,\
11559 _DSI_HSTX_TO_1)
11560 #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11561 #define HSTX_TIMEOUT_VALUE_SHIFT 16
11562 #define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11563 #define HSTX_TIMED_OUT (1 << 0)
11564
11565 #define _DSI_LPRX_HOST_TO_0 0x6b048
11566 #define _DSI_LPRX_HOST_TO_1 0x6b848
11567 #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11568 _DSI_LPRX_HOST_TO_0,\
11569 _DSI_LPRX_HOST_TO_1)
11570 #define LPRX_TIMED_OUT (1 << 16)
11571 #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11572 #define LPRX_TIMEOUT_VALUE_SHIFT 0
11573 #define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11574
11575 #define _DSI_PWAIT_TO_0 0x6b040
11576 #define _DSI_PWAIT_TO_1 0x6b840
11577 #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11578 _DSI_PWAIT_TO_0,\
11579 _DSI_PWAIT_TO_1)
11580 #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11581 #define PRESET_TIMEOUT_VALUE_SHIFT 16
11582 #define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11583 #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11584 #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11585 #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11586
11587 #define _DSI_TA_TO_0 0x6b04c
11588 #define _DSI_TA_TO_1 0x6b84c
11589 #define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11590 _DSI_TA_TO_0,\
11591 _DSI_TA_TO_1)
11592 #define TA_TIMED_OUT (1 << 16)
11593 #define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11594 #define TA_TIMEOUT_VALUE_SHIFT 0
11595 #define TA_TIMEOUT_VALUE(x) ((x) << 0)
11596
11597 /* bits 31:0 */
11598 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
11599 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
11600 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
11601
11602 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11603 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11604 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
11605 #define LP_HS_SSW_CNT_SHIFT 16
11606 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
11607 #define HS_LP_PWR_SW_CNT_SHIFT 0
11608 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11609
11610 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
11611 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
11612 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
11613 #define STOP_STATE_STALL_COUNTER_SHIFT 0
11614 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11615
11616 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
11617 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
11618 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
11619 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
11620 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
11621 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
11622 #define RX_CONTENTION_DETECTED (1 << 0)
11623
11624 /* XXX: only pipe A ?!? */
11625 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
11626 #define DBI_TYPEC_ENABLE (1 << 31)
11627 #define DBI_TYPEC_WIP (1 << 30)
11628 #define DBI_TYPEC_OPTION_SHIFT 28
11629 #define DBI_TYPEC_OPTION_MASK (3 << 28)
11630 #define DBI_TYPEC_FREQ_SHIFT 24
11631 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
11632 #define DBI_TYPEC_OVERRIDE (1 << 8)
11633 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11634 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11635
11636
11637 /* MIPI adapter registers */
11638
11639 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
11640 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
11641 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
11642 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11643 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11644 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11645 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11646 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11647 #define READ_REQUEST_PRIORITY_SHIFT 3
11648 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
11649 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
11650 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11651 #define RGB_FLIP_TO_BGR (1 << 2)
11652
11653 #define BXT_PIPE_SELECT_SHIFT 7
11654 #define BXT_PIPE_SELECT_MASK (7 << 7)
11655 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
11656 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11657 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11658 #define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11659 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11660 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11661 #define GLK_LP_WAKE (1 << 22)
11662 #define GLK_LP11_LOW_PWR_MODE (1 << 21)
11663 #define GLK_LP00_LOW_PWR_MODE (1 << 20)
11664 #define GLK_FIREWALL_ENABLE (1 << 16)
11665 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11666 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11667 #define BXT_DSC_ENABLE (1 << 3)
11668 #define BXT_RGB_FLIP (1 << 2)
11669 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11670 #define GLK_MIPIIO_ENABLE (1 << 0)
11671
11672 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
11673 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
11674 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
11675 #define DATA_MEM_ADDRESS_SHIFT 5
11676 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11677 #define DATA_VALID (1 << 0)
11678
11679 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
11680 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
11681 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
11682 #define DATA_LENGTH_SHIFT 0
11683 #define DATA_LENGTH_MASK (0xfffff << 0)
11684
11685 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
11686 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
11687 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
11688 #define COMMAND_MEM_ADDRESS_SHIFT 5
11689 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11690 #define AUTO_PWG_ENABLE (1 << 2)
11691 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11692 #define COMMAND_VALID (1 << 0)
11693
11694 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
11695 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
11696 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
11697 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11698 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11699
11700 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
11701 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
11702 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
11703
11704 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
11705 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
11706 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
11707 #define READ_DATA_VALID(n) (1 << (n))
11708
11709 /* MOCS (Memory Object Control State) registers */
11710 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
11711
11712 #define __GEN9_RCS0_MOCS0 0xc800
11713 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
11714 #define __GEN9_VCS0_MOCS0 0xc900
11715 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
11716 #define __GEN9_VCS1_MOCS0 0xca00
11717 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
11718 #define __GEN9_VECS0_MOCS0 0xcb00
11719 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
11720 #define __GEN9_BCS0_MOCS0 0xcc00
11721 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
11722 #define __GEN11_VCS2_MOCS0 0x10000
11723 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
11724
11725 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11726 #define PMFLUSHDONE_LNICRSDROP (1 << 20)
11727 #define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11728 #define PMFLUSHDONE_LNEBLK (1 << 22)
11729
11730 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11731
11732 /* gamt regs */
11733 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11734 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11735 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11736 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11737 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11738
11739 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11740 #define MMCD_PCLA (1 << 31)
11741 #define MMCD_HOTSPOT_EN (1 << 27)
11742
11743 #define _ICL_PHY_MISC_A 0x64C00
11744 #define _ICL_PHY_MISC_B 0x64C04
11745 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11746 _ICL_PHY_MISC_B)
11747 #define ICL_PHY_MISC_MUX_DDID (1 << 28)
11748 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11749
11750 /* Icelake Display Stream Compression Registers */
11751 #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11752 #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
11753 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11754 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11755 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11756 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11757 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11758 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11759 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11760 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11761 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11762 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11763 #define DSC_VBR_ENABLE (1 << 19)
11764 #define DSC_422_ENABLE (1 << 18)
11765 #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11766 #define DSC_BLOCK_PREDICTION (1 << 16)
11767 #define DSC_LINE_BUF_DEPTH_SHIFT 12
11768 #define DSC_BPC_SHIFT 8
11769 #define DSC_VER_MIN_SHIFT 4
11770 #define DSC_VER_MAJ (0x1 << 0)
11771
11772 #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11773 #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
11774 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11775 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11776 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11777 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11778 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11779 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11780 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11781 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11782 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11783 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11784 #define DSC_BPP(bpp) ((bpp) << 0)
11785
11786 #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11787 #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
11788 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11789 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11790 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11791 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11792 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11793 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11794 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11795 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11796 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11797 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11798 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11799 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11800
11801 #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11802 #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
11803 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11804 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11805 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11806 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11807 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11808 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11809 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11810 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11811 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11812 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11813 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11814 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11815
11816 #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11817 #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
11818 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11819 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11820 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11821 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11822 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11823 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11824 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11825 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11826 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
11827 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11828 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11829 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11830
11831 #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11832 #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
11833 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11834 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11835 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11836 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11837 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11838 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11839 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11840 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11841 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
11842 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
11843 #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
11844 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11845
11846 #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11847 #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
11848 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11849 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11850 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11851 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11852 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11853 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11854 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11855 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11856 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11857 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
11858 #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11859 #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
11860 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11861 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11862
11863 #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11864 #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
11865 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11866 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11867 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11868 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11869 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11870 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11871 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11872 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11873 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11874 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11875 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11876 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11877
11878 #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11879 #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
11880 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11881 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11882 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11883 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11884 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11885 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11886 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11887 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11888 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11889 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11890 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11891 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11892
11893 #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11894 #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
11895 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11896 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11897 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11898 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11899 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11900 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11901 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11902 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11903 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11904 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11905 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11906 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11907
11908 #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11909 #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
11910 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11911 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11912 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11913 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11914 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11915 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11916 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11917 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11918 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11919 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11920 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11921 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11922 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11923 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11924
11925 #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11926 #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
11927 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11928 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11929 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11930 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11931 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11932 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11933 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11934 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11935 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11936 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11937
11938 #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11939 #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
11940 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11941 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11942 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11943 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11944 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11945 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11946 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11947 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11948 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11949 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11950
11951 #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11952 #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
11953 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11954 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11955 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11956 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11957 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11958 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11959 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11960 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11961 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11962 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11963
11964 #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11965 #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
11966 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11967 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11968 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11969 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11970 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11971 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11972 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11973 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11974 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11975 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11976
11977 #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11978 #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
11979 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11980 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11981 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11982 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11983 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11984 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11985 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11986 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11987 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11988 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11989
11990 #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11991 #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
11992 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11993 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11994 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11995 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11996 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11997 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11998 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11999 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12000 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
12001 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
12002 #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
12003 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
12004 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
12005
12006 /* Icelake Rate Control Buffer Threshold Registers */
12007 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
12008 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
12009 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
12010 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
12011 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
12012 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
12013 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
12014 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
12015 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
12016 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
12017 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
12018 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
12019 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12020 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
12021 _ICL_DSC0_RC_BUF_THRESH_0_PC)
12022 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12023 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
12024 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
12025 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12026 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
12027 _ICL_DSC1_RC_BUF_THRESH_0_PC)
12028 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12029 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
12030 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
12031
12032 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
12033 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
12034 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
12035 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
12036 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
12037 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
12038 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
12039 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
12040 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
12041 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
12042 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
12043 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
12044 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12045 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
12046 _ICL_DSC0_RC_BUF_THRESH_1_PC)
12047 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12048 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
12049 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
12050 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12051 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
12052 _ICL_DSC1_RC_BUF_THRESH_1_PC)
12053 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12054 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
12055 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
12056
12057 #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
12058 #define MODULAR_FIA_MASK (1 << 4)
12059 #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
12060 #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
12061 #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
12062 #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
12063 #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
12064
12065 #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
12066 #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
12067
12068 #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
12069 #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
12070
12071 #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12072 #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12073 #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12074 #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12075
12076 /* This register controls the Display State Buffer (DSB) engines. */
12077 #define _DSBSL_INSTANCE_BASE 0x70B00
12078 #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
12079 (pipe) * 0x1000 + (id) * 0x100)
12080 #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12081 #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
12082 #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
12083 #define DSB_ENABLE (1 << 31)
12084 #define DSB_STATUS (1 << 0)
12085
12086 #endif /* _I915_REG_H_ */
12087