Home
last modified time | relevance | path

Searched refs:mmSPI_GDBG_WAVE_CNTL2 (Results 1 – 2 of 2) sorted by relevance

/netbsd-src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h2718 #define mmSPI_GDBG_WAVE_CNTL2 macro
H A Dgc_9_2_1_offset.h2904 #define mmSPI_GDBG_WAVE_CNTL2 macro