/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/MSP430/Disassembler/ |
H A D | MSP430Disassembler.cpp | 324 static MSP430CC::CondCodes getCondCode(unsigned Cond) { in getCondCode() function 353 MI.addOperand(MCOperand::createImm(getCondCode(Cond))); in getInstructionCJ()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/ |
H A D | R600ISelLowering.cpp | 800 DAG.getCondCode(ISD::SETEQ)); in lowerFP_TO_UINT() 810 DAG.getCondCode(ISD::SETEQ)); in lowerFP_TO_SINT() 890 CC = DAG.getCondCode(InverseCC); in LowerSELECT_CC() 896 CC = DAG.getCondCode(SwapInvCC); in LowerSELECT_CC() 924 CC = DAG.getCondCode(CCSwapped); in LowerSELECT_CC() 932 CC = DAG.getCondCode(CCSwapped); in LowerSELECT_CC() 964 DAG.getCondCode(CCOpcode)); in LowerSELECT_CC() 990 DAG.getCondCode(ISD::SETNE)); in LowerSELECT_CC()
|
H A D | SIISelLowering.cpp | 4705 DAG.getCondCode(CCOpcode)); in lowerICMPIntrinsic() 4735 Src1, DAG.getCondCode(CCOpcode)); in lowerFCMPIntrinsic() 4775 DAG.getConstant(0, SL, MVT::i32), DAG.getCondCode(ISD::SETNE)); in lowerBALLOTIntrinsic()
|
/netbsd-src/external/apache2/llvm/dist/llvm/include/llvm/CodeGen/ |
H A D | SelectionDAG.h | 778 SDValue getCondCode(ISD::CondCode Cond); 1062 {VT, MVT::Other}, {Chain, LHS, RHS, getCondCode(Cond)}); 1063 return getNode(ISD::SETCC, DL, VT, LHS, RHS, getCondCode(Cond)); 1083 False, getCondCode(Cond));
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/CodeGen/SelectionDAG/ |
H A D | LegalizeFloatTypes.cpp | 911 DAG.getCondCode(CCCode), NewLHS, NewRHS, in SoftenFloatOp_BR_CC() 996 DAG.getCondCode(CCCode)), in SoftenFloatOp_SELECT_CC() 1018 NewRHS, DAG.getCondCode(CCCode)); in SoftenFloatOp_SETCC() 1021 DAG.getCondCode(CCCode)), 0); in SoftenFloatOp_SETCC() 1856 DAG.getCondCode(CCCode), NewLHS, NewRHS, in ExpandFloatOp_BR_CC() 1941 DAG.getCondCode(CCCode)), 0); in ExpandFloatOp_SELECT_CC()
|
H A D | LegalizeIntegerTypes.cpp | 4312 LHSHi, RHSHi, DAG.getCondCode(CCCode)); in IntegerExpandSetCCOperands() 4368 DAG.getCondCode(CCCode)); in IntegerExpandSetCCOperands() 4397 DAG.getCondCode(CCCode), NewLHS, NewRHS, in ExpandIntOp_BR_CC() 4416 DAG.getCondCode(CCCode)), 0); in ExpandIntOp_SELECT_CC() 4433 DAG.UpdateNodeOperands(N, NewLHS, NewRHS, DAG.getCondCode(CCCode)), 0); in ExpandIntOp_SETCC()
|
H A D | LegalizeDAG.cpp | 3565 DAG.getCondCode(ISD::SETNE), Tmp3, in ExpandNode() 3696 CC = DAG.getCondCode(ISD::SETNE); in ExpandNode() 3728 Tmp4 = DAG.getCondCode(NeedInvert ? ISD::SETEQ : ISD::SETNE); in ExpandNode()
|
H A D | TargetLowering.cpp | 8801 CC = DAG.getCondCode(InvCC); in LegalizeSetCCCondCode() 8814 CC = DAG.getCondCode(InvCC); in LegalizeSetCCCondCode()
|
H A D | SelectionDAG.cpp | 1738 SDValue SelectionDAG::getCondCode(ISD::CondCode Cond) { in getCondCode() function in SelectionDAG
|
H A D | SelectionDAGBuilder.cpp | 7260 Opers.push_back(DAG.getCondCode(Condition)); in visitConstrainedFPIntrinsic()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/AsmParser/ |
H A D | ARMAsmParser.cpp | 944 ARMCC::CondCodes getCondCode() const { in getCondCode() function in __anonad70014b0111::ARMOperand 2419 ARMCC::CondCodes CC = getCondCode(); in isITCondCodeNoAL() 2426 ARMCC::CondCodes CC = getCondCode(); in isITCondCodeRestrictedI() 2433 ARMCC::CondCodes CC = getCondCode(); in isITCondCodeRestrictedS() 2441 ARMCC::CondCodes CC = getCondCode(); in isITCondCodeRestrictedU() 2448 ARMCC::CondCodes CC = getCondCode(); in isITCondCodeRestrictedFP() 2475 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode()))); in addCondCodeOperands() 2476 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; in addCondCodeOperands() 2526 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode()))); in addITCondCodeOperands() 2531 Inst.addOperand(MCOperand::createImm(unsigned(ARMCC::getOppositeCondition(getCondCode())))); in addITCondCodeInvOperands() [all …]
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/RISCV/ |
H A D | RISCVISelLowering.cpp | 2728 SDValue TargetCC = DAG.getCondCode(CCVal); in lowerBRCOND() 2735 DAG.getCondCode(ISD::SETNE), Op.getOperand(2)); in lowerBRCOND() 3091 DAG.getCondCode(ISD::SETNE), Mask, VL); in lowerVectorMaskTrunc() 3402 DAG.getCondCode(ISD::SETEQ), Mask, VL); in LowerINTRINSIC_WO_CHAIN() 5820 N->getOperand(0), LHS, RHS, DAG.getCondCode(CCVal), in PerformDAGCombine() 5838 SDValue TargetCC = DAG.getCondCode(CCVal); in PerformDAGCombine()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 548 AArch64CC::CondCode getCondCode() const { in getCondCode() function in __anon65f0dadd0111::AArch64Operand 1622 Inst.addOperand(MCOperand::createImm(getCondCode())); in addCondCodeOperands() 2099 OS << "<condcode " << getCondCode() << ">"; in print()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.cpp | 13782 N->getOperand(2), Splat, DAG.getCondCode(CC)); in tryConvertSVEWideCompare() 14064 N->getOperand(3), DAG.getCondCode(ISD::SETUGE)); in performIntrinsicCombine() 14070 N->getOperand(3), DAG.getCondCode(ISD::SETUGT)); in performIntrinsicCombine() 14076 N->getOperand(3), DAG.getCondCode(ISD::SETGE)); in performIntrinsicCombine() 14082 N->getOperand(3), DAG.getCondCode(ISD::SETGT)); in performIntrinsicCombine() 14088 N->getOperand(3), DAG.getCondCode(ISD::SETEQ)); in performIntrinsicCombine() 14094 N->getOperand(3), DAG.getCondCode(ISD::SETNE)); in performIntrinsicCombine() 15399 SetCC.getOperand(2) == DAG.getCondCode(ISD::SETGT)) { in performVSelectCombine() 17395 {Pg, Op1, Op2, DAG.getCondCode(ISD::SETNE)}); in convertFixedMaskToScalableVector()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
H A D | ARMISelLowering.cpp | 6467 DAG.getCondCode(ISD::SETEQ)); in LowerVSETCC() 8767 DAG.getCondCode(ISD::SETNE)); in LowerTruncatei1() 9817 DAG.getCondCode(CC)); in LowerFSETCC()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/ |
H A D | PPCISelLowering.cpp | 3458 DAG.getCondCode(CC)); in LowerSETCC()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
H A D | X86ISelLowering.cpp | 22761 SDValue CC = DAG.getCondCode(Cond); in splitIntVSETCC()
|