Searched refs:ResultReg2 (Results 1 – 2 of 2) sorted by relevance
3652 unsigned ResultReg1 = 0, ResultReg2 = 0, MulReg = 0; in fastLowerIntrinsicCall() local3736 ResultReg2 = fastEmitInst_rri(AArch64::CSINCWr, &AArch64::GPR32RegClass, in fastLowerIntrinsicCall()3739 (void)ResultReg2; in fastLowerIntrinsicCall()3740 assert((ResultReg1 + 1) == ResultReg2 && in fastLowerIntrinsicCall()4989 const unsigned ResultReg2 = createResultReg(&AArch64::GPR32RegClass); in selectAtomicCmpXchg() local5007 .addDef(ResultReg2) in selectAtomicCmpXchg()5012 assert((ResultReg1 + 1) == ResultReg2 && "Nonconsecutive result registers."); in selectAtomicCmpXchg()
2961 Register ResultReg2 = createResultReg(&X86::GR8RegClass); in fastLowerIntrinsicCall() local2962 assert((ResultReg+1) == ResultReg2 && "Nonconsecutive result registers."); in fastLowerIntrinsicCall()2964 ResultReg2).addImm(CondCode); in fastLowerIntrinsicCall()