Home
last modified time | relevance | path

Searched refs:LoadLatency (Results 1 – 25 of 66) sorted by relevance

123

/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/
H A DX86ScheduleZnver3.td47 let LoadLatency = 4;
452 Znver3Model.LoadLatency,
479 def : ReadAdvance<ReadAfterLd, Znver3Model.LoadLatency>;
495 defm : Zn3WriteResInt<WriteLoad, [Zn3AGU012, Zn3Load], !add(Znver3Model.LoadLatency, 1), [1, 1], 1>;
498 let Latency = !add(Znver3Model.LoadLatency, 1);
512 let Latency = Znver3Model.LoadLatency;
624 let Latency = !add(Znver3Model.LoadLatency, Zn3MULX32rr.Latency);
642 let Latency = !add(Znver3Model.LoadLatency, Zn3MULX64rr.Latency);
667 let Latency = !add(Znver3Model.LoadLatency, Zn3WriteCMPXCHG8rr.Latency);
695 let Latency = !add(Znver3Model.LoadLatency, 3); // FIXME: not from llvm-exegesis
[all …]
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/M68k/
H A DM68kSchedule.td17 let LoadLatency = 4; // Word (Rn)
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Hexagon/
H A DHexagonScheduleV62.td30 let LoadLatency = 1;
H A DHexagonScheduleV68.td32 let LoadLatency = 1;
H A DHexagonScheduleV55.td41 let LoadLatency = 1;
H A DHexagonScheduleV66.td33 let LoadLatency = 1;
H A DHexagonScheduleV65.td33 let LoadLatency = 1;
H A DHexagonScheduleV5.td39 let LoadLatency = 1;
H A DHexagonScheduleV67.td33 let LoadLatency = 1;
H A DHexagonScheduleV67T.td55 let LoadLatency = 1;
H A DHexagonScheduleV60.td74 let LoadLatency = 1;
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Lanai/
H A DLanaiSchedule.td28 let LoadLatency = 2;
/netbsd-src/external/apache2/llvm/dist/llvm/include/llvm/MC/
H A DMCSchedule.h286 unsigned LoadLatency; member
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/
H A DPPCScheduleA2.td160 let LoadLatency = 6; // Optimistic load latency assuming bypass.
H A DPPCScheduleG5.td119 let LoadLatency = 3; // Optimistic load latency assuming bypass.
H A DPPCScheduleE500.td272 let LoadLatency = 5; // Optimistic load latency assuming bypass.
H A DPPCScheduleE500mc.td327 let LoadLatency = 5; // Optimistic load latency assuming bypass.
H A DPPCScheduleE5500.td371 let LoadLatency = 6; // Optimistic load latency assuming bypass.
H A DPPCScheduleP7.td392 let LoadLatency = 3; // Optimistic load latency assuming bypass.
H A DPPCScheduleP9.td26 let LoadLatency = 5;
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/
H A DAArch64SchedFalkor.td22 let LoadLatency = 3; // Optimistic load latency.
H A DAArch64SchedKryo.td22 let LoadLatency = 4; // Optimistic load latency
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/
H A DARMScheduleM4.td16 let LoadLatency = 2; // Latency when not pipelined, not pc-relative
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/RISCV/
H A DRISCVSchedRocket.td17 let LoadLatency = 3;
H A DRISCVSchedSiFive7.td15 let LoadLatency = 3;

123