Searched refs:LoadLatency (Results 1 – 25 of 66) sorted by relevance
123
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/X86/ |
H A D | X86ScheduleZnver3.td | 47 let LoadLatency = 4; 452 Znver3Model.LoadLatency, 479 def : ReadAdvance<ReadAfterLd, Znver3Model.LoadLatency>; 495 defm : Zn3WriteResInt<WriteLoad, [Zn3AGU012, Zn3Load], !add(Znver3Model.LoadLatency, 1), [1, 1], 1>; 498 let Latency = !add(Znver3Model.LoadLatency, 1); 512 let Latency = Znver3Model.LoadLatency; 624 let Latency = !add(Znver3Model.LoadLatency, Zn3MULX32rr.Latency); 642 let Latency = !add(Znver3Model.LoadLatency, Zn3MULX64rr.Latency); 667 let Latency = !add(Znver3Model.LoadLatency, Zn3WriteCMPXCHG8rr.Latency); 695 let Latency = !add(Znver3Model.LoadLatency, 3); // FIXME: not from llvm-exegesis [all …]
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/M68k/ |
H A D | M68kSchedule.td | 17 let LoadLatency = 4; // Word (Rn)
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Hexagon/ |
H A D | HexagonScheduleV62.td | 30 let LoadLatency = 1;
|
H A D | HexagonScheduleV68.td | 32 let LoadLatency = 1;
|
H A D | HexagonScheduleV55.td | 41 let LoadLatency = 1;
|
H A D | HexagonScheduleV66.td | 33 let LoadLatency = 1;
|
H A D | HexagonScheduleV65.td | 33 let LoadLatency = 1;
|
H A D | HexagonScheduleV5.td | 39 let LoadLatency = 1;
|
H A D | HexagonScheduleV67.td | 33 let LoadLatency = 1;
|
H A D | HexagonScheduleV67T.td | 55 let LoadLatency = 1;
|
H A D | HexagonScheduleV60.td | 74 let LoadLatency = 1;
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Lanai/ |
H A D | LanaiSchedule.td | 28 let LoadLatency = 2;
|
/netbsd-src/external/apache2/llvm/dist/llvm/include/llvm/MC/ |
H A D | MCSchedule.h | 286 unsigned LoadLatency; member
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/ |
H A D | PPCScheduleA2.td | 160 let LoadLatency = 6; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleG5.td | 119 let LoadLatency = 3; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleE500.td | 272 let LoadLatency = 5; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleE500mc.td | 327 let LoadLatency = 5; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleE5500.td | 371 let LoadLatency = 6; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleP7.td | 392 let LoadLatency = 3; // Optimistic load latency assuming bypass.
|
H A D | PPCScheduleP9.td | 26 let LoadLatency = 5;
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/ |
H A D | AArch64SchedFalkor.td | 22 let LoadLatency = 3; // Optimistic load latency.
|
H A D | AArch64SchedKryo.td | 22 let LoadLatency = 4; // Optimistic load latency
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
H A D | ARMScheduleM4.td | 16 let LoadLatency = 2; // Latency when not pipelined, not pc-relative
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/RISCV/ |
H A D | RISCVSchedRocket.td | 17 let LoadLatency = 3;
|
H A D | RISCVSchedSiFive7.td | 15 let LoadLatency = 3;
|
123