/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/ |
H A D | Thumb2ITBlockPass.cpp | 67 ARMCC::CondCodes CC, ARMCC::CondCodes OCC, 137 ARMCC::CondCodes CC, ARMCC::CondCodes OCC, in MoveCopyOutOfITBlock() 187 ARMCC::CondCodes NCC = getITInstrPredicate(*I, NPredReg); in MoveCopyOutOfITBlock() 203 ARMCC::CondCodes CC = getITInstrPredicate(*MI, PredReg); in InsertITInstructions() 226 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC); in InsertITInstructions() 243 ARMCC::CondCodes NCC = getITInstrPredicate(*NMI, NPredReg); in InsertITInstructions()
|
H A D | ARMLoadStoreOptimizer.cpp | 173 ARMCC::CondCodes Pred, unsigned PredReg); 177 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, 183 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, 487 ARMCC::CondCodes Pred, in UpdateBaseRegUses() 628 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, in CreateLoadStoreMulti() 835 ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL, in CreateLoadStoreDouble() 906 ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg); in MergeOpsUpdate() 1189 ARMCC::CondCodes Pred, Register PredReg) { in isIncrementOrDecrement() 1221 ARMCC::CondCodes Pred, Register PredReg, int &Offset) { in findIncDecBefore() 1241 ARMCC::CondCodes Pred, Register PredReg, int &Offset, in findIncDecAfter() [all …]
|
H A D | ARMBaseInstrInfo.h | 166 ARMCC::CondCodes getPredicate(const MachineInstr &MI) const { in getPredicate() 168 return PIdx != -1 ? (ARMCC::CondCodes)MI.getOperand(PIdx).getImm() in getPredicate() 540 static inline std::array<MachineOperand, 2> predOps(ARMCC::CondCodes Pred, 767 ARMCC::CondCodes getInstrPredicate(const MachineInstr &MI, Register &PredReg); 783 ARMCC::CondCodes Pred, Register PredReg, 790 ARMCC::CondCodes Pred, Register PredReg,
|
H A D | ThumbRegisterInfo.h | 42 int Val, ARMCC::CondCodes Pred = ARMCC::AL,
|
H A D | ARMInstructionSelector.cpp | 54 ARMCC::CondCodes Cond, unsigned LHSReg, unsigned RHSReg, 391 static std::pair<ARMCC::CondCodes, ARMCC::CondCodes> 393 std::pair<ARMCC::CondCodes, ARMCC::CondCodes> Preds = {ARMCC::AL, ARMCC::AL}; in getComparePreds() 575 ARMCC::CondCodes Cond, in insertComparison()
|
H A D | Thumb2InstrInfo.h | 78 ARMCC::CondCodes getITInstrPredicate(const MachineInstr &MI, Register &PredReg);
|
H A D | ThumbRegisterInfo.cpp | 65 ARMCC::CondCodes Pred, unsigned PredReg, in emitThumb1LoadConstPool() 85 ARMCC::CondCodes Pred, unsigned PredReg, in emitThumb2LoadConstPool() 106 ARMCC::CondCodes Pred, Register PredReg, unsigned MIFlags) const { in emitLoadConstPool()
|
H A D | MLxExpansionPass.cpp | 281 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NextOp).getImm(); in ExpandFPMLxInstruction()
|
H A D | Thumb2SizeReduction.cpp | 186 bool is2Addr, ARMCC::CondCodes Pred, 333 bool is2Addr, ARMCC::CondCodes Pred, in VerifyPredAndCC() 803 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); in ReduceTo2Addr() 896 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); in ReduceToNarrow()
|
H A D | ARMBaseInstrInfo.cpp | 214 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI.getOperand(NumOps - 1).getImm(); in convertToThreeAddress() 527 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); in reverseBranchCondition() 569 CC += ARMCondCodeToString((ARMCC::CondCodes)Op.getImm()); in createMIROperandComment() 611 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); in SubsumesPredicate() 612 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); in SubsumesPredicate() 2220 ARMCC::CondCodes llvm::getInstrPredicate(const MachineInstr &MI, in getInstrPredicate() 2229 return (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); in getInstrPredicate() 2252 ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg); in commuteInstructionImpl() 2362 NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode))); in optimizeSelect() 2456 ARMCC::CondCodes Pred, Register PredReg, in emitARMRegPlusImmediate() [all …]
|
H A D | ARMBaseRegisterInfo.cpp | 480 ARMCC::CondCodes Pred, Register PredReg, unsigned MIFlags) const { in emitLoadConstPool() 827 ARMCC::CondCodes Pred = (PIdx == -1) in eliminateFrameIndex() 828 ? ARMCC::AL : (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); in eliminateFrameIndex()
|
H A D | ARMBaseRegisterInfo.h | 189 int Val, ARMCC::CondCodes Pred = ARMCC::AL,
|
H A D | ARMBlockPlacement.cpp | 207 MIB.addImm(ARMCC::CondCodes::AL); in moveBasicBlock()
|
H A D | MVETPAndVPTOptimisationsPass.cpp | 536 static ARMCC::CondCodes GetCondCode(MachineInstr &Instr) { in GetCondCode() 538 return ARMCC::CondCodes(Instr.getOperand(3).getImm()); in GetCondCode() 555 ARMCC::CondCodes ExpectedCode = GetCondCode(Cond); in IsVPNOTEquivalent()
|
H A D | Thumb2InstrInfo.cpp | 74 ARMCC::CondCodes CC = getInstrPredicate(*Tail, PredReg); in ReplaceTailWithBranchTo() 279 ARMCC::CondCodes Pred, Register PredReg, in emitT2RegPlusImmediate() 753 ARMCC::CondCodes llvm::getITInstrPredicate(const MachineInstr &MI, in getITInstrPredicate()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/AVR/ |
H A D | AVRInstrInfo.h | 31 enum CondCodes { enum 69 const MCInstrDesc &getBrCond(AVRCC::CondCodes CC) const; 70 AVRCC::CondCodes getCondFromBranchOpc(unsigned Opc) const; 71 AVRCC::CondCodes getOppositeCondition(AVRCC::CondCodes CC) const;
|
H A D | AVRInstrInfo.cpp | 194 const MCInstrDesc &AVRInstrInfo::getBrCond(AVRCC::CondCodes CC) const { in getBrCond() 217 AVRCC::CondCodes AVRInstrInfo::getCondFromBranchOpc(unsigned Opc) const { in getCondFromBranchOpc() 240 AVRCC::CondCodes AVRInstrInfo::getOppositeCondition(AVRCC::CondCodes CC) const { in getOppositeCondition() 324 AVRCC::CondCodes BranchCode = getCondFromBranchOpc(I->getOpcode()); in analyzeBranch() 386 AVRCC::CondCodes OldBranchCode = (AVRCC::CondCodes)Cond[0].getImm(); in analyzeBranch() 421 AVRCC::CondCodes CC = (AVRCC::CondCodes)Cond[0].getImm(); in insertBranch() 470 AVRCC::CondCodes CC = static_cast<AVRCC::CondCodes>(Cond[0].getImm()); in reverseBranchCondition()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/Utils/ |
H A D | ARMBaseInfo.h | 30 enum CondCodes { // Meaning (integer) Meaning (floating-point) enum 48 inline static CondCodes getOppositeCondition(CondCodes CC) { in getOppositeCondition() 71 inline static ARMCC::CondCodes getSwappedCondition(ARMCC::CondCodes CC) { in getSwappedCondition() 146 inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) { in ARMCondCodeToString()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/MSP430/ |
H A D | MSP430InstrInfo.cpp | 135 MSP430CC::CondCodes CC = static_cast<MSP430CC::CondCodes>(Cond[0].getImm()); in reverseBranchCondition() 219 MSP430CC::CondCodes BranchCode = in analyzeBranch() 220 static_cast<MSP430CC::CondCodes>(I->getOperand(1).getImm()); in analyzeBranch() 242 MSP430CC::CondCodes OldBranchCode = (MSP430CC::CondCodes)Cond[0].getImm(); in analyzeBranch()
|
H A D | MSP430.h | 22 enum CondCodes { enum
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/Sparc/ |
H A D | Sparc.h | 40 enum CondCodes { enum 94 inline static const char *SPARCCondCodeToString(SPCC::CondCodes CC) { in SPARCCondCodeToString()
|
H A D | SparcInstrInfo.cpp | 81 static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC) in GetOppositeBranchCondition() 300 SPCC::CondCodes CC = static_cast<SPCC::CondCodes>(Cond[0].getImm()); in reverseBranchCondition()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/NVPTX/ |
H A D | NVPTX.h | 27 enum CondCodes { enum
|
/netbsd-src/external/apache2/llvm/dist/llvm/tools/llvm-exegesis/lib/X86/ |
H A D | Target.cpp | 921 auto CondCodes = seq((int)X86::CondCode::COND_O, in generateInstructionVariants() local 923 Choices.reserve(std::distance(CondCodes.begin(), CondCodes.end())); in generateInstructionVariants() 924 for (int CondCode : CondCodes) in generateInstructionVariants()
|
/netbsd-src/external/apache2/llvm/dist/llvm/lib/Target/ARM/MCTargetDesc/ |
H A D | ARMInstPrinter.cpp | 962 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); in printPredicateOperand() 973 if ((ARMCC::CondCodes)MI->getOperand(OpNum).getImm() == ARMCC::HS) in printMandatoryRestrictedPredicateOperand() 983 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); in printMandatoryPredicateOperand() 991 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); in printMandatoryInvertedPredicateOperand()
|