Searched refs:AddrNumOperands (Results 1 – 13 of 13) sorted by relevance
291 const MachineOperand &ImmOp = MI->getOperand(X86::AddrNumOperands); in classifyInstruction()297 const MachineOperand &ImmOp = MI->getOperand(X86::AddrNumOperands); in classifyInstruction()509 const MachineOperand &PushOp = Store->getOperand(X86::AddrNumOperands); in adjustCallSequence()564 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i) in adjustCallSequence()
282 MachineOperand &StackAdjust = MBBI->getOperand(isMem ? X86::AddrNumOperands in ExpandMI()348 for (unsigned i = 0; i != X86::AddrNumOperands; ++i) in ExpandMI()475 for (int i = 0; i < X86::AddrNumOperands; ++i) { in ExpandMI()499 Register Reg = MBBI->getOperand(X86::AddrNumOperands).getReg(); in ExpandMI()500 bool SrcIsKill = MBBI->getOperand(X86::AddrNumOperands).isKill(); in ExpandMI()507 for (int i = 0; i < X86::AddrNumOperands; ++i) { in ExpandMI()
506 assert(OutMI.getNumOperands() == 1 + X86::AddrNumOperands && in Lower()815 assert(OutMI.getNumOperands() == X86::AddrNumOperands && in Lower()2025 assert(MI->getNumOperands() >= (SrcIdx + 1 + X86::AddrNumOperands) && in addConstantComments()2103 assert(MI->getNumOperands() >= (SrcIdx + 1 + X86::AddrNumOperands) && in addConstantComments()2121 assert(MI->getNumOperands() >= (3 + X86::AddrNumOperands + 1) && in addConstantComments()2147 assert(MI->getNumOperands() >= (3 + X86::AddrNumOperands) && in addConstantComments()2162 assert(MI->getNumOperands() == (1 + X86::AddrNumOperands) && in addConstantComments()2222 assert(MI->getNumOperands() >= (1 + X86::AddrNumOperands) && in addConstantComments()2314 assert(MI->getNumOperands() >= (1 + X86::AddrNumOperands) && in addConstantComments()
534 MemOpEnd = MemOpStart + X86::AddrNumOperands; in usedAsAddr()569 OpIdx += (X86::AddrNumOperands - 1); in buildClosure()
430 MachineOperand &StoreSrcVReg = StoreInst->getOperand(X86::AddrNumOperands); in buildCopy()432 NewStore->getOperand(X86::AddrNumOperands).setIsKill(StoreSrcVReg.isKill()); in buildCopy()
126 return Op + X86::AddrNumOperands <= MI.getNumOperands() && in isMem()
924 if (MI.getOperand(X86::AddrNumOperands).getSubReg() == 0 && in isStoreToStackSlot()926 return MI.getOperand(X86::AddrNumOperands).getReg(); in isStoreToStackSlot()4639 Register SrcReg = MIB.getReg(X86::AddrNumOperands); in expandNOVLXStore()4649 MIB->getOperand(X86::AddrNumOperands).setReg(SrcReg); in expandNOVLXStore()5537 if (MOs.size() == X86::AddrNumOperands && in foldMemoryOperandImpl()6073 SmallVector<MachineOperand,X86::AddrNumOperands> MOs; in foldMemoryOperandImpl()6157 MOs.append(LoadMI.operands_begin() + NumOps - X86::AddrNumOperands, in foldMemoryOperandImpl()6282 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps; in unfoldMemoryOperand()6288 if (i >= Index && i < Index + X86::AddrNumOperands) in unfoldMemoryOperand()6320 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) { in unfoldMemoryOperand()[all …]
976 for (int i = 0; i < X86::AddrNumOperands; ++i) in rewriteSetCC()
1122 assert((NumOps == X86::AddrNumOperands + 1 || NumOps == 1) && in handleOneArgFP()
32101 static_assert(X86::AddrNumOperands == 5, "VAARG assumes 5 address operands"); in EmitVAARGWithCustomInserter()33319 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitSetJmpShadowStackFix()33427 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitEHSjLjSetJmp()33585 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitLongJmpShadowStackFix()33711 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitEHSjLjLongJmp()33723 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitEHSjLjLongJmp()33737 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) { in emitEHSjLjLongJmp()34187 .addReg(MI.getOperand(X86::AddrNumOperands).getReg()); in EmitInstrWithCustomInserter()34297 for (unsigned Idx = 0; Idx < X86::AddrNumOperands; ++Idx) in EmitInstrWithCustomInserter()34299 MIB.add(MI.getOperand(X86::AddrNumOperands)); in EmitInstrWithCustomInserter()[all …]
909 CurOp += X86::AddrNumOperands; in emitVEXOpcodePrefix()970 VEX_4V = ~getX86RegEncoding(MI, CurOp + X86::AddrNumOperands) & 0xf; in emitVEXOpcodePrefix()1263 CurOp += X86::AddrNumOperands; in emitREXPrefix()1272 CurOp += X86::AddrNumOperands; in emitREXPrefix()1522 unsigned SrcRegNum = CurOp + X86::AddrNumOperands; in encodeInstruction()1608 CurOp = FirstMemOp + X86::AddrNumOperands; in encodeInstruction()1620 CurOp = FirstMemOp + X86::AddrNumOperands; in encodeInstruction()1637 CurOp = FirstMemOp + X86::AddrNumOperands; in encodeInstruction()1643 CurOp = FirstMemOp + X86::AddrNumOperands; in encodeInstruction()1686 CurOp = FirstMemOp + X86::AddrNumOperands; in encodeInstruction()[all …]
41 AddrNumOperands = 5 enumerator
3709 if (!Inst.getOperand(X86::AddrNumOperands).isImm() || in processInstruction()3710 Inst.getOperand(X86::AddrNumOperands).getImm() != 1) in processInstruction()3748 for (int i = 0; i != X86::AddrNumOperands; ++i) in processInstruction()3847 X86::AddrNumOperands - 1).getReg(); in validateInstruction()