Home
last modified time | relevance | path

Searched refs:PrefReg (Results 1 – 4 of 4) sorted by relevance

/minix3/external/bsd/llvm/dist/llvm/lib/CodeGen/
H A DSpillPlacement.h79 PrefReg, ///< Block entry/exit prefers a register. enumerator
H A DSpillPlacement.cpp135 case PrefReg: in addBias()
H A DRegAllocGreedy.cpp912 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare; in addSplitConstraints()
913 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare; in addSplitConstraints()
1132 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg); in calcGlobalSplitCost()
1134 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg); in calcGlobalSplitCost()
/minix3/external/bsd/llvm/dist/llvm/include/llvm/CodeGen/
H A DMachineRegisterInfo.h612 void setRegAllocationHint(unsigned Reg, unsigned Type, unsigned PrefReg) { in setRegAllocationHint() argument
614 RegAllocHints[Reg].second = PrefReg; in setRegAllocationHint()