xref: /netbsd-src/sys/arch/sun3/sun3/cache.h (revision 9c63b7e8ccd65500695ceb71e3845f3cd0be9e67)
1 /*	$NetBSD: cache.h,v 1.6 2008/05/04 00:18:16 martin Exp $	*/
2 
3 /*-
4  * Copyright (c) 1996 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Gordon W. Ross.
9  *
10  * Redistribution and use in source and binary forms, with or without
11  * modification, are permitted provided that the following conditions
12  * are met:
13  * 1. Redistributions of source code must retain the above copyright
14  *    notice, this list of conditions and the following disclaimer.
15  * 2. Redistributions in binary form must reproduce the above copyright
16  *    notice, this list of conditions and the following disclaimer in the
17  *    documentation and/or other materials provided with the distribution.
18  *
19  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  * POSSIBILITY OF SUCH DAMAGE.
30  */
31 
32 /*
33  * Internal definitions unique to sun3/68k cache support.
34  */
35 
36 /* fields in the 68020 cache control register */
37 #define	IC_ENABLE	0x0001	/* enable instruction cache */
38 #define	IC_FREEZE	0x0002	/* freeze instruction cache */
39 #define	IC_CE		0x0004	/* clear instruction cache entry */
40 #define	IC_CLR		0x0008	/* clear entire instruction cache */
41 
42 /* additional fields in the 68030 cache control register */
43 #define	IC_BE		0x0010	/* instruction burst enable */
44 #define	DC_ENABLE	0x0100	/* data cache enable */
45 #define	DC_FREEZE	0x0200	/* data cache freeze */
46 #define	DC_CE		0x0400	/* clear data cache entry */
47 #define	DC_CLR		0x0800	/* clear entire data cache */
48 #define	DC_BE		0x1000	/* data burst enable */
49 #define	DC_WA		0x2000	/* write allocate */
50 
51 #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
52 #define	CACHE_OFF	(DC_CLR|IC_CLR)
53 #define	CACHE_CLR	(CACHE_ON)
54 #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
55 #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
56