/freebsd-src/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | cyrus_p5020.dts | 30 size = <0 0x1000000>; 31 alignment = <0 0x1000000>; 34 size = <0 0x400000>; 35 alignment = <0 0x400000>; 38 size = <0 0x2000000>; 39 alignment = <0 0x2000000>; 44 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 48 ranges = <0x0 0xf 0xf4000000 0x200000>; 52 ranges = <0x0 0xf 0xf4200000 0x200000>; 56 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | mpc8572ds_36b.dts | 19 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 22 0x1 0x0 0xf 0xe0000000 0x08000000 23 0x2 0x0 0xf 0xffa00000 0x00040000 24 0x3 0x0 0xf 0xffdf0000 0x00008000 25 0x4 0x0 0xf 0xffa40000 0x00040000 26 0x5 0x0 0xf 0xffa80000 0x00040000 27 0x6 0x0 0xf 0xffac0000 0x00040000>; 31 ranges = <0x0 0xf 0xffe00000 0x100000>; 35 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
H A D | p1022ds_36b.dts | 45 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 46 0x1 0x0 0xf 0xe0000000 0x08000000 47 0x2 0x0 0xf 0xff800000 0x00040000 48 0x3 0x0 0xf 0xffdf0000 0x00008000>; 49 reg = <0xf 0xffe05000 0 0x1000>; 53 ranges = <0x0 0xf 0xffe00000 0x100000>; 57 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 58 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 59 reg = <0xf 0xffe09000 0 0x1000>; 60 pcie@0 { [all …]
|
H A D | mpc8572ds.dts | 19 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 22 0x1 0x0 0x0 0xe0000000 0x08000000 23 0x2 0x0 0x0 0xffa00000 0x00040000 24 0x3 0x0 0x0 0xffdf0000 0x00008000 25 0x4 0x0 0x0 0xffa40000 0x00040000 26 0x5 0x0 0x0 0xffa80000 0x00040000 27 0x6 0x0 0x0 0xffac0000 0x00040000>; 31 ranges = <0x0 0 0xffe00000 0x100000>; 35 reg = <0 0xffe08000 0 0x1000>; [all …]
|
H A D | p2020ds.dts | 19 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 20 0x1 0x0 0x0 0xe0000000 0x08000000 21 0x2 0x0 0x0 0xffa00000 0x00040000 22 0x3 0x0 0x0 0xffdf0000 0x00008000 23 0x4 0x0 0x0 0xffa40000 0x00040000 24 0x5 0x0 0x0 0xffa80000 0x00040000 25 0x6 0x0 0x0 0xffac0000 0x00040000>; 26 reg = <0 0xffe05000 0 0x1000>; 30 ranges = <0x0 0x0 0xffe00000 0x100000>; 34 ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 [all …]
|
H A D | p1010rdb_36b.dtsi | 41 ranges = <0x0 0x0 0xf 0xee000000 0x02000000 42 0x1 0x0 0xf 0xff800000 0x0001000 [all...] |
H A D | p1020rdb_36b.dts | 18 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 22 0x1 0x0 0xf 0xffa00000 0x00040000 23 0x2 0x0 0xf 0xffb00000 0x00020000>; 27 ranges = <0x0 0xf 0xffe00000 0x100000>; 31 reg = <0xf 0xffe09000 0 0x1000>; 32 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 33 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xc0000000 [all …]
|
H A D | p1022ds_32b.dts | 45 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 46 0x1 0x0 0x0 0xe0000000 0x08000000 47 0x2 0x0 0x0 0xff800000 0x00040000 48 0x3 0x0 0x0 0xffdf0000 0x00008000>; 49 reg = <0x0 0xffe05000 0 0x1000>; 53 ranges = <0x0 0x0 0xffe00000 0x100000>; 57 ranges = <0x2000000 0x0 0xe0000000 0 0xa0000000 0x0 0x20000000 58 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 59 reg = <0x0 0xffe09000 0 0x1000>; 60 pcie@0 { [all …]
|
H A D | t4240rdb.dts | 56 reg = <0xf 0xfe124000 0 0x2000>; 57 ranges = <0 0 0xf 0xe8000000 0x08000000 58 2 0 0xf 0xff800000 0x00010000 59 3 0 0xf 0xffdf0000 0x00008000>; 61 nor@0,0 { 65 reg = <0x0 0x0 0x8000000>; 71 nand@2,0 { 75 reg = <0x2 0x0 0x10000>; 89 size = <0 0x1000000>; 90 alignment = <0 0x1000000>; [all …]
|
H A D | p5020ds.dts | 68 size = <0 0x1000000>; 69 alignment = <0 0x1000000>; 72 size = <0 0x400000>; 73 alignment = <0 0x400000>; 76 size = <0 0x2000000>; 77 alignment = <0 0x2000000>; 82 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 86 ranges = <0x0 0xf 0xf4000000 0x200000>; 90 ranges = <0x0 0xf 0xf4200000 0x200000>; 94 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | p3041ds.dts | 68 size = <0 0x1000000>; 69 alignment = <0 0x1000000>; 72 size = <0 0x400000>; 73 alignment = <0 0x400000>; 76 size = <0 0x2000000>; 77 alignment = <0 0x2000000>; 82 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 86 ranges = <0x0 0xf 0xf4000000 0x200000>; 90 ranges = <0x0 0xf 0xf4200000 0x200000>; 94 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | p1024rdb_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 46 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 47 0x1 0x0 0xf 0xff800000 0x00040000>; 51 ranges = <0x0 0xf 0xffe00000 0x100000>; 55 reg = <0xf 0xffe09000 0 0x1000>; 56 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 57 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 58 pcie@0 { 59 ranges = <0x2000000 0x0 0xe0000000 60 0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1021rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 59 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 60 reg = <0xf 0xffe09000 0 0x1000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
H A D | p2020rdb-pc_36b.dts | 46 reg = <0xf 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 50 0x1 0x0 0xf 0xff800000 0x00040000 51 0x2 0x0 0xf 0xffb00000 0x00020000 52 0x3 0x0 0xf 0xffa00000 0x00020000>; 56 ranges = <0x0 0xf 0xffe00000 0x100000>; 60 reg = <0xf 0xffe08000 0 0x1000>; 65 reg = <0xf 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; [all …]
|
H A D | p1020rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00040000 51 0x3 0x0 0xf 0xffa00000 0x00020000>; 55 ranges = <0x0 0xf 0xffe00000 0x100000>; 59 reg = <0xf 0xffe09000 0 0x1000>; 60 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 61 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 62 pcie@0 { [all …]
|
H A D | p1020utm-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x02000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1020mbg-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x04000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1025rdb_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000>; 53 ranges = <0x0 0xf 0xffe00000 0x100000>; 57 reg = <0xf 0xffe09000 0 0x1000>; 58 ranges = <0x2000000 0x0 0xe0000000 0xe 0x20000000 0x0 0x20000000 59 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 60 pcie@0 { 61 ranges = <0x2000000 0x0 0xe0000000 62 0x2000000 0x0 0xe0000000 [all …]
|
H A D | p1020rdb.dts | 18 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 22 0x1 0x0 0x0 0xffa00000 0x00040000 23 0x2 0x0 0x0 0xffb00000 0x00020000>; 27 ranges = <0x0 0x0 0xffe00000 0x100000>; 31 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 33 reg = <0 0xffe09000 0 0x1000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
H A D | p1022rdk.dts | 50 ranges = <0x0 0x0 0xffe00000 0x100000>; 55 reg = <0x1a>; 61 reg = <0x68>; 65 reg = <0x4c>; 69 reg = <0x21>; 73 reg = <0x24>; 77 reg = <0x26>; 81 reg = <0x29>; 86 flash@0 { 90 reg = <0>; [all …]
|
H A D | p2041rdb.dts | 67 size = <0 0x1000000>; 68 alignment = <0 0x1000000>; 71 size = <0 0x400000>; 72 alignment = <0 0x400000>; 75 size = <0 0x2000000>; 76 alignment = <0 0x2000000>; 81 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 85 ranges = <0x0 0xf 0xf4000000 0x200000>; 89 ranges = <0x0 0xf 0xf4200000 0x200000>; 93 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
H A D | mpc8548cds_36b.dts | 16 reg = <0 0 0x0 0x8000000>; // 128M at 0x0 20 reg = <0xf 0xe0005000 0 0x1000>; 22 ranges = <0x0 0x0 0xf 0xff000000 0x01000000 23 0x1 0x0 0xf 0xf8004000 0x00001000>; 28 ranges = <0 0xf 0xe0000000 0x100000>; 32 reg = <0xf 0xe0008000 0 0x1000>; 33 ranges = <0x2000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x10000000 34 0x1000000 0x0 0x00000000 0xf 0xe2000000 0x0 0x800000>; 39 reg = <0xf 0xe0009000 0 0x1000>; 40 ranges = <0x2000000 0x0 0xe0000000 0xc 0x10000000 0x0 0x10000000 [all …]
|
H A D | sbc8641d.dts | 20 reg = <0x00000000 0x20000000>; // 512M at 0x0 24 reg = <0xf8005000 0x1000>; 26 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash 27 1 0 0xf0000000 0x00010000 // 64KB EEPROM 28 2 0 0xf1000000 0x00100000 // EPLD (1MB) 29 3 0 0xe0000000 0x04000000 // 64MB LB SDRAM (CS3) 30 4 0 0xe4000000 0x04000000 // 64MB LB SDRAM (CS4) 31 6 0 0xf4000000 0x00100000 // LCD display (1MB) 32 7 0 0xe8000000 0x04000000>; // 64MB OneNAND 34 flash@0,0 { [all …]
|
/freebsd-src/sys/contrib/device-tree/Bindings/arm/ |
H A D | cpus.yaml | 30 - square brackets define bitfields, eg reg[7:0] value of the bitfield in 31 the reg property contained in bits 7 down to 0 49 this property is required and must be set to 0. 52 required and matches the CPUID[11:0] register bits. 54 Bits [11:0] in the reg cell must be set to 55 bits [11:0] in CPU ID register. 57 All other bits in the reg cell must be set to 0. 60 required and matches the CPU MPIDR[23:0] register 63 Bits [23:0] in the reg cell must be set to 64 bits [23:0] i [all...] |
/freebsd-src/sys/contrib/device-tree/Bindings/cpu/ |
H A D | cpu-topology.txt | 87 (ie socket/cluster/core/thread) (where N = {0, 1, ...} is the node number; nodes 89 sequential N value, starting from 0). 187 #size-cells = <0>; 276 CPU0: cpu@0 { 279 reg = <0x0 0x0>; 281 cpu-release-addr = <0 0x20000000>; 287 reg = <0x0 0x1>; 289 cpu-release-addr = <0 0x20000000>; 295 reg = <0x0 0x100>; 297 cpu-release-addr = <0 0x20000000>; [all …]
|