Home
last modified time | relevance | path

Searched defs:SubReg (Results 1 – 22 of 22) sorted by relevance

/minix3/external/bsd/llvm/dist/llvm/lib/Target/AArch64/
H A DAArch64AdvSIMDScalarPass.cpp101 static bool isGPR64(unsigned Reg, unsigned SubReg, in isGPR64()
110 static bool isFPR64(unsigned Reg, unsigned SubReg, in isFPR64()
126 unsigned &SubReg) { in getSrcFromCopy()
242 unsigned SubReg; in isProfitableToTransform() local
H A DAArch64ISelDAGToDAG.cpp526 SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, MVT::i32); in narrowIfNeeded() local
686 SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, MVT::i32); in Widen() local
1036 SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, MVT::i32); in SelectIndexedLoad() local
1607 SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, MVT::i32); in SelectBitfieldExtractOp() local
2169 unsigned SubReg; in Select() local
H A DAArch64InstrInfo.cpp1522 int SubReg = 0, End = NumRegs, Incr = 1; in copyPhysRegTuple() local
H A DAArch64ISelLowering.cpp7171 SDValue SubReg = DAG.getTargetConstant(AArch64::dsub, MVT::i32); in performBitcastCombine() local
/minix3/external/bsd/llvm/dist/llvm/lib/CodeGen/
H A DLiveVariables.cpp197 unsigned SubReg = *SubRegs; in FindLastPartialDef() local
251 unsigned SubReg = *SubRegs; in HandlePhysRegUse() local
290 unsigned SubReg = *SubRegs; in FindLastRefOrPartRef() local
339 unsigned SubReg = *SubRegs; in HandlePhysRegKill() local
370 unsigned SubReg = *SubRegs; in HandlePhysRegKill() local
452 unsigned SubReg = *SubRegs; in HandlePhysRegDef() local
474 unsigned SubReg = *SubRegs; in HandlePhysRegDef() local
492 unsigned SubReg = *SubRegs; in UpdatePhysRegDefs() local
H A DLiveRangeCalc.cpp68 unsigned SubReg = MO.getSubReg(); in calculate() local
161 unsigned SubReg = MO.getSubReg(); in extendToUses() local
H A DLiveIntervalAnalysis.cpp490 unsigned SubReg = MO.getSubReg(); in shrinkToUses() local
932 unsigned SubReg = MO->getSubReg(); in updateAllRanges() local
1169 unsigned SubReg = MO.getSubReg(); in findLastUseBefore() local
1270 unsigned SubReg = MO.getSubReg(); in repairOldRegInRange() local
H A DMachineInstrBundle.cpp176 unsigned SubReg = *SubRegs; in finalizeBundle() local
H A DVirtRegMap.cpp261 unsigned SubReg = SR.getSubReg(); in addMBBLiveIns() local
H A DPeepholeOptimizer.cpp544 bool PeepholeOptimizer::findNextSource(unsigned &Reg, unsigned &SubReg) { in findNextSource()
/minix3/external/bsd/llvm/dist/llvm/lib/Target/R600/
H A DSIRegisterInfo.cpp174 unsigned SubReg = NumSubRegs > 1 ? in buildScratchLoadStore() local
214 unsigned SubReg = getPhysRegSubReg(MI->getOperand(0).getReg(), in eliminateFrameIndex() local
244 unsigned SubReg = getPhysRegSubReg(MI->getOperand(0).getReg(), in eliminateFrameIndex() local
H A DR600OptimizeVectorRegisters.cpp192 unsigned SubReg = (*It).first; in RebuildVector() local
H A DSILowerControlFlow.cpp409 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0); in computeIndirectRegAndOffset() local
H A DSIInstrInfo.cpp791 unsigned SubReg = Src0.getSubReg(); in commuteInstruction() local
1372 unsigned SubReg = MRI.createVirtualRegister(SubRC); in buildExtractSubReg() local
1407 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC, in buildExtractSubRegOrImm() local
/minix3/external/bsd/llvm/dist/llvm/include/llvm/Target/
H A DTargetRegisterInfo.h843 unsigned SubReg, in shouldCoalesce()
876 unsigned SubReg; variable
H A DTargetInstrInfo.h277 unsigned SubReg; member
/minix3/external/bsd/llvm/dist/llvm/lib/Target/SystemZ/
H A DSystemZElimCompare.cpp109 static bool resultTests(MachineInstr *MI, unsigned Reg, unsigned SubReg) { in resultTests()
/minix3/external/bsd/llvm/dist/llvm/lib/Target/Mips/
H A DMipsSEInstrInfo.cpp522 unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx); in expandExtractElementF64() local
/minix3/external/bsd/llvm/dist/llvm/lib/Target/ARM/
H A DARMBaseRegisterInfo.cpp782 unsigned SubReg, in shouldCoalesce()
H A DARMAsmPrinter.cpp365 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? in PrintAsmOperand() local
/minix3/external/bsd/llvm/dist/llvm/lib/CodeGen/SelectionDAG/
H A DInstrEmitter.cpp623 unsigned SubReg = getVR(Node->getOperand(i-1), VRBaseMap); in EmitRegSequence() local
/minix3/external/bsd/llvm/dist/llvm/utils/TableGen/
H A DCodeGenRegisters.cpp430 const CodeGenRegister *SubReg = I->second; in computeSecondarySubRegs() local
1777 CodeGenRegister *SubReg = S->second; in computeRegUnitLaneMasks() local