/freebsd-src/contrib/llvm-project/llvm/lib/Target/Hexagon/MCTargetDesc/ |
H A D | HexagonMCDuplexInfo.cpp | 190 unsigned DstReg, PredReg, SrcReg, Src1Reg, Src2Reg; in getDuplexCandidateGroup() local
|
H A D | HexagonMCCompound.cpp | 81 unsigned DstReg, SrcReg, Src1Reg, Src2Reg; in getCompoundCandidateGroup() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/SystemZ/ |
H A D | SystemZPostRewrite.cpp | 104 Register Src1Reg = MBBI->getOperand(1).getReg(); in selectSELRMux() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AArch64/GISel/ |
H A D | AArch64PostLegalizerLowering.cpp | 697 Register Src1Reg = MI.getOperand(1).getReg(); matchDupLane() local 753 Register Src1Reg = MI.getOperand(1).getReg(); applyDupLane() local 774 Register Src1Reg = Unmerge.getReg(Unmerge.getNumOperands() - 1); matchScalarizeVectorUnmerge() local 783 Register Src1Reg = Unmerge.getReg(Unmerge.getNumOperands() - 1); applyScalarizeVectorUnmerge() local [all...] |
H A D | AArch64InstructionSelector.cpp | 1926 auto Shl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg}); in selectVectorAshrLshr() local 1880 Register Src1Reg = I.getOperand(1).getReg(); selectVectorSHL() local 3953 Register Src1Reg = I.getOperand(1).getReg(); selectMergeValues() local 5210 Register Src1Reg = I.getOperand(1).getReg(); selectShuffleVector() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | MLxExpansionPass.cpp | 275 Register Src1Reg = MI->getOperand(2).getReg(); in ExpandFPMLxInstruction() local
|
/freebsd-src/contrib/llvm-project/llvm/include/llvm/CodeGen/GlobalISel/ |
H A D | LegalizationArtifactCombiner.h | 605 Register Src1Reg = Concat.getSourceReg(0); findValueFromConcat() local 637 Register Src1Reg = BV.getSourceReg(0); findValueFromBuildVector() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Hexagon/ |
H A D | HexagonInstrInfo.cpp | 1287 Register Src1Reg = MI.getOperand(1).getReg(); expandPostRAPseudo() local 1311 Register Src1Reg = MI.getOperand(1).getReg(); expandPostRAPseudo() local 3398 Register DstReg, SrcReg, Src1Reg, Src2Reg; getCompoundCandidateGroup() local 3896 Register DstReg, SrcReg, Src1Reg, Src2Reg; getDuplexCandidateGroup() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Mips/ |
H A D | MipsFastISel.cpp | 1038 Register Src1Reg = getRegForValue(SI->getTrueValue()); in selectSelect() local 1933 Register Src1Reg = getRegForValue(I->getOperand(1)); in selectDivRem() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64FastISel.cpp | 2651 Register Src1Reg = getRegForValue(Src1Val); optimizeSelect() local 2774 Register Src1Reg = getRegForValue(SI->getTrueValue()); selectSelect() local 4625 Register Src1Reg = getRegForValue(I->getOperand(1)); selectRem() local 4697 Register Src1Reg = getRegForValue(I->getOperand(1)); selectMul() local [all...] |
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUInstructionSelector.cpp | 443 Register Src1Reg = I.getOperand(3).getReg(); selectG_UADDO_USUBO_UADDE_USUBE() local 801 Register Src1Reg = I.getOperand(2).getReg(); selectG_INSERT() local 1037 Register Src1Reg = I.getOperand(3).getReg(); selectG_INTRINSIC() local 1391 Register Src1Reg = selectIntrinsicCmp() local [all...] |
H A D | AMDGPURegisterBankInfo.cpp | 4592 Register Src1Reg = MI.getOperand(3).getReg(); getInstrMapping() local
|
H A D | AMDGPULegalizerInfo.cpp | 2385 Register Src1Reg = MI.getOperand(2).getReg(); legalizeFrem() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | CombinerHelper.cpp | 4512 Register Src1Reg = PtrAdd.getBaseReg(); reassociationCanBreakAddressingModePattern() local 4577 Register Src1Reg = MI.getOperand(1).getReg(); matchReassocConstantInnerRHS() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/RISCV/ |
H A D | RISCVISelLowering.cpp | 16705 Register Src1Reg = MI.getOperand(1).getReg(); emitQuietFCMP() local
|