1 /* $NetBSD: spr.h,v 1.15 2021/12/05 07:47:40 msaitoh Exp $ */ 2 /*- 3 * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc. 4 * All rights reserved. 5 * 6 * This code is derived from software contributed to The NetBSD Foundation 7 * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects 8 * Agency and which was developed by Matt Thomas of 3am Software Foundry. 9 * 10 * This material is based upon work supported by the Defense Advanced Research 11 * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under 12 * Contract No. N66001-09-C-2073. 13 * Approved for Public Release, Distribution Unlimited 14 * 15 * Redistribution and use in source and binary forms, with or without 16 * modification, are permitted provided that the following conditions 17 * are met: 18 * 1. Redistributions of source code must retain the above copyright 19 * notice, this list of conditions and the following disclaimer. 20 * 2. Redistributions in binary form must reproduce the above copyright 21 * notice, this list of conditions and the following disclaimer in the 22 * documentation and/or other materials provided with the distribution. 23 * 24 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 25 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 26 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 27 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 28 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 34 * POSSIBILITY OF SUCH DAMAGE. 35 */ 36 37 #ifndef _POWERPC_BOOKE_SPR_H_ 38 #define _POWERPC_BOOKE_SPR_H_ 39 40 #define PVR_MPCe500 0x8020 41 #define PVR_MPCe500v2 0x8021 42 #define PVR_MPCe500mc 0x8023 43 #define PVR_MPCe5500 0x8024 /* 64-bit */ 44 45 #define SVR_MPC8548v1 0x80310010 46 #define SVR_MPC8548v1plus 0x80310011 47 #define SVR_MPC8548v2 0x80310020 48 #define SVR_MPC8547v2 0x80310120 49 #define SVR_MPC8545v2 0x80310220 50 #define SVR_MPC8543v1 0x80320010 51 #define SVR_MPC8543v1plus 0x80320011 52 #define SVR_MPC8543v2 0x80320020 53 54 #define SVR_MPC8544v1 0x80340110 55 #define SVR_MPC8544v1plus 0x80340111 56 #define SVR_MPC8533 0x80340010 57 58 #define SVR_MPC8536v1 0x80370091 59 60 #define SVR_MPC8555v1 0x80710110 61 #define SVR_MPC8541v1 0x80720111 62 63 #define SVR_MPC8567v1 0x80750111 64 #define SVR_MPC8568v1 0x80750011 65 66 #define SVR_MPC8572v1 0x80e00011 67 68 #define SVR_P2020v2 0x80e20020 69 #define SVR_P2010v2 0x80e30020 70 #define SVR_P1011v2 0x80e50020 71 #define SVR_P1012v2 0x80e50120 72 #define SVR_P1013v2 0x80e70020 73 #define SVR_P1015v1 0x80e50210 74 #define SVR_P1016v1 0x80e50310 75 #define SVR_P1017v1 0x80f70011 76 #define SVR_P1020v2 0x80e40020 77 #define SVR_P1021v2 0x80e40120 78 #define SVR_P1022v2 0x80e60020 79 #define SVR_P1023v1 0x80f60011 80 #define SVR_P1024v2 0x80e40210 81 #define SVR_P1025v1 0x80e40310 82 83 #define SVR_SECURITY_P(svr) (((svr) & 0x00080000) != 0) 84 85 #define SVR_P2040v1 0x82100010 /* e500mc */ 86 #define SVR_P2041v1 0x82100110 /* e500mc */ 87 88 #define SVR_P3041v1 0x82110310 /* e500mc */ 89 90 #define SVR_P4080v1 0x82000010 /* e500mc */ 91 #define SVR_P4040v1 0x82000110 /* e500mc */ 92 93 #define SVR_P5010v1 0x82210010 /* e5500 */ 94 #define SVR_P5020v1 0x82200010 /* e5500 */ 95 96 /* 97 * Special Purpose Register declarations. 98 * 99 * The first column in the comments indicates which PowerPC architectures the 100 * SPR is valid on - E for BookE series, 4 for 4xx series, 101 * 6 for 6xx/7xx series and 8 for 8xx and 8xxx (but not 85xx) series. 102 */ 103 104 #define SPR_PID0 48 /* E4.. 440 Process ID */ 105 #define SPR_DECAR 54 /* E... Decrementer Auto-reload */ 106 #define SPR_CSRR0 58 /* E... Critical Save/Restore Reg. 0 */ 107 #define SPR_CSRR1 59 /* E... Critical Save/Restore Reg. 1 */ 108 #define SPR_DEAR 61 /* E... Data Exception Address Reg. */ 109 #define SPR_ESR 62 /* E... Exception Syndrome Register */ 110 #define ESR_PIL 0x08000000 /* 4: Program ILlegal */ 111 #define ESR_PPR 0x04000000 /* 5: Program PRivileged */ 112 #define ESR_PTR 0x02000000 /* 6: Program TRap */ 113 #define ESR_ST 0x00800000 /* 8: Store operation */ 114 #define ESR_DLK 0x00200000 /* 10: dcache exception */ 115 #define ESR_ILK 0x00100000 /* 11: icache exception */ 116 #define ESR_AP 0x00080000 /* 12: Auxiliary Processor operation exception */ 117 #define ESR_PUO 0x00040000 /* 13: Program Unimplemented Operation exception */ 118 #define ESR_BO 0x00020000 /* 14: Byte ordering exception */ 119 #define ESR_PIE 0x00020000 /* 14: Program Imprecise Exception */ 120 #define ESR_SPV 0x00000080 /* 24: SPE exception */ 121 #define ESR_VLEMI 0x00000020 /* 26: VLE exception */ 122 #define ESR_MIF 0x00000002 /* 30: VLE Misaligned Instruction Fetch */ 123 #define ESR_XTE 0x00000001 /* 31: eXternal Transaction Error */ 124 #define SPR_IVPR 63 /* E... Interrupt Vector Prefix Reg. */ 125 #define SPR_USPRG0 256 /* E4.. User SPR General 0 */ 126 #define SPR_USPRG3 259 /* E... User SPR General 3 */ 127 #define SPR_USPRG4 260 /* E... User SPR General 4 */ 128 #define SPR_USPRG5 261 /* E... User SPR General 5 */ 129 #define SPR_USPRG6 262 /* E... User SPR General 6 */ 130 #define SPR_USPRG7 263 /* E... User SPR General 7 */ 131 #define SPR_RTBL 268 /* E468 Time Base Lower (RO) */ 132 #define SPR_RTBU 269 /* E468 Time Base Upper (RO) */ 133 #define SPR_WTBL 284 /* E468 Time Base Lower (WO) */ 134 #define SPR_WTBU 285 /* E468 Time Base Upper (WO) */ 135 #define SPR_PIR 286 /* E... Processor ID Register (RO) */ 136 137 #define SPR_DBSR 304 /* E... Debug Status Register (W1C) */ 138 #define DBSR_IDE 0x80000000 /* 0: Imprecise debug event */ 139 #define DBSR_UDE 0x40000000 /* 1: Unconditional debug event */ 140 #define DBSR_MRR_HARD 0x20000000 /* 2: Most Recent Reset (Hard) */ 141 #define DBSR_MRR_SOFT 0x10000000 /* 3: Most Recent Reset (Soft) */ 142 #define DBSR_ICMP 0x08000000 /* 4: Instruction completion debug event */ 143 #define DBSR_BRT 0x04000000 /* 5: Branch Taken debug event */ 144 #define DBSR_IRPT 0x02000000 /* 6: Interrupt Taken debug event */ 145 #define DBSR_TRAP 0x01000000 /* 7: Trap Instruction debug event */ 146 #define DBSR_IAC 0x00f00000 /* 8-11: IAC debug event */ 147 #define DBSR_IAC1 0x00800000 /* 8: IAC1 debug event */ 148 #define DBSR_IAC2 0x00400000 /* 9: IAC2 debug event */ 149 #define DBSR_IAC3 0x00200000 /* 10: IAC3 debug event */ 150 #define DBSR_IAC4 0x00100000 /* 11: IAC4 debug event */ 151 #define DBSR_DAC 0x000f0000 /* 12-15: DAC debug event */ 152 #define DBSR_DAC1R 0x00080000 /* 12: DAC1 Read debug event */ 153 #define DBSR_DAC1W 0x00040000 /* 13: DAC1 Write debug event */ 154 #define DBSR_DAC2R 0x00020000 /* 14: DAC2 Read debug event */ 155 #define DBSR_DAC2W 0x00010000 /* 15: DAC2 Write debug event */ 156 #define DBSR_RET 0x00008000 /* 16: Return debug event */ 157 #define SPR_DBCR0 308 /* E... Debug Control Register 0 */ 158 #define DBCR0_EDM 0x80000000 /* 0: External Debug Mode */ 159 #define DBCR0_IDM 0x40000000 /* 1: Internal Debug Mode */ 160 #define DBCR0_RST_MASK 0x30000000 /* 2..3: ReSeT */ 161 #define DBCR0_RST_NONE 0x00000000 /* No action */ 162 #define DBCR0_RST_CORE 0x10000000 /* Core reset */ 163 #define DBCR0_RST_CHIP 0x20000000 /* Chip reset */ 164 #define DBCR0_RST_SYSTEM 0x30000000 /* System reset */ 165 #define DBCR0_ICMP 0x08000000 /* 4: Instruction Completion debug event */ 166 #define DBCR0_BRT 0x04000000 /* 5: Branch Taken debug event */ 167 #define DBCR0_IRPT 0x02000000 /* 6: Interrupt Taken debug event */ 168 #define DBCR0_TRAP 0x01000000 /* 7: Trap Instruction Debug Event */ 169 #define DBCR0_IAC1 0x00800000 /* 8: IAC (Instruction Address Compare) 1 debug event */ 170 #define DBCR0_IAC2 0x00400000 /* 9: IAC 2 debug event */ 171 #define DBCR0_IAC3 0x00200000 /* 10: IAC 3 debug event */ 172 #define DBCR0_IAC4 0x00100000 /* 11: IAC 4 debug event */ 173 #define DBCR0_DAC1_LOAD 0x00080000 /* 12: DAC (Data Address Compare) 1 load event */ 174 #define DBCR0_DAC1_STORE 0x00040000 /* 13: DAC (Data Address Compare) 1 store event */ 175 #define DBCR0_DAC2_LOAD 0x00020000 /* 14: DAC 2 load event */ 176 #define DBCR0_DAC2_STORE 0x00010000 /* 15: DAC 2 store event */ 177 #define DBCR0_RET 0x00008000 /* 16: Return debug event */ 178 #define DBCR0_FT 0x00000001 /* 31: Freeze Timers on debug event */ 179 #define SPR_DBCR1 309 /* E... Debug Control Register 1 */ 180 #define DBCR1_IAC1US 0xc0000000 /* 0-1: Data Address Compare 1 user/supervisor mode */ 181 #define DBCR1_IAC1US_ANY 0x00000000 /* MSR[PR] = don't care */ 182 #define DBCR1_IAC1US_KERNEL 0x80000000 /* MSR[PR] = 0 */ 183 #define DBCR1_IAC1US_USER 0xc0000000 /* MSR[PR] = 1 */ 184 #define DBCR1_IAC1ER 0x30000000 /* 2-3: Data Address Compare 1 effective/real mode */ 185 #define DBCR1_IAC1ER_DSX 0x00000000 /* effective address */ 186 #define DBCR1_IAC1ER_REAL 0x10000000 /* real address */ 187 #define DBCR1_IAC1ER_DS0 0x20000000 /* effective address MSR[DS] = 0 */ 188 #define DBCR1_IAC1ER_DS1 0x30000000 /* effective address MSR[DS] = 1 */ 189 #define DBCR1_IAC2US 0x0c000000 /* 4-5: Data Address Compare 1 user/supervisor mode */ 190 #define DBCR1_IAC2US_ANY 0x00000000 /* MSR[PR] = don't care */ 191 #define DBCR1_IAC2US_KERNEL 0x08000000 /* MSR[PR] = 0 */ 192 #define DBCR1_IAC2US_USER 0x0c000000 /* MSR[PR] = 1 */ 193 #define DBCR1_IAC2ER 0x03000000 /* 6-7: Data Address Compare 1 effective/real mode */ 194 #define DBCR1_IAC2ER_DSX 0x00000000 /* effective address */ 195 #define DBCR1_IAC2ER_REAL 0x01000000 /* real address */ 196 #define DBCR1_IAC2ER_DS0 0x02000000 /* effective address MSR[DS] = 0 */ 197 #define DBCR1_IAC2ER_DS1 0x03000000 /* effective address MSR[DS] = 1 */ 198 #define DBCR1_IAC12M 0x00c00000 /* 8-9: Data Address Compare 1 effective/real mode */ 199 #define DBCR1_IAC12M_EXACT 0x00000000 /* equal IAC1 or IAC2 */ 200 #define DBCR1_IAC12M_MASK 0x00400000 /* (addr & IAC2) == (IAC1 & IAC2) */ 201 #define DBCR1_IAC12M_INCLUSIVE 0x00800000 /* IAC1 <= addr < IAC2 */ 202 #define DBCR1_IAC12M_EXCLUSIVE 0x00c00000 /* addr < IAC1 || IAC2 <= addr */ 203 #define DBCR1_IAC3US 0x0000c000 /* 16-17: Data Address Compare 3 user/supervisor mode */ 204 #define DBCR1_IAC3US_ANY 0x00000000 /* MSR[PR] = don't care */ 205 #define DBCR1_IAC3US_KERNEL 0x00008000 /* MSR[PR] = 0 */ 206 #define DBCR1_IAC3US_USER 0x0000c000 /* MSR[PR] = 1 */ 207 #define DBCR1_IAC3ER 0x00003000 /* 18-19: Data Address Compare 3 effective/real mode */ 208 #define DBCR1_IAC3ER_DSX 0x00000000 /* effective address */ 209 #define DBCR1_IAC3ER_REAL 0x00001000 /* real address */ 210 #define DBCR1_IAC3ER_DS0 0x00002000 /* effective address MSR[DS] = 0 */ 211 #define DBCR1_IAC3ER_DS1 0x00003000 /* effective address MSR[DS] = 1 */ 212 #define DBCR1_IAC4US 0x00000c00 /* 20-21: Data Address Compare 3 user/supervisor mode */ 213 #define DBCR1_IAC4US_ANY 0x00000000 /* MSR[PR] = don't care */ 214 #define DBCR1_IAC4US_KERNEL 0x00000800 /* MSR[PR] = 0 */ 215 #define DBCR1_IAC4US_USER 0x00000c00 /* MSR[PR] = 1 */ 216 #define DBCR1_IAC4ER 0x00000300 /* 22-23: Data Address Compare 4 effective/real mode */ 217 #define DBCR1_IAC4ER_DSX 0x00000000 /* effective address */ 218 #define DBCR1_IAC4ER_REAL 0x00000100 /* real address */ 219 #define DBCR1_IAC4ER_DS0 0x00000200 /* effective address MSR[DS] = 0 */ 220 #define DBCR1_IAC4ER_DS1 0x00000300 /* effective address MSR[DS] = 1 */ 221 #define DBCR1_IAC34M 0x000000c0 /* 24-25: Data Address Compare 4 effective/real mode */ 222 #define DBCR1_IAC34M_EXACT 0x00000000 /* equal IAC3 or IAC4 */ 223 #define DBCR1_IAC34M_MASK 0x00000040 /* (addr & IAC4) == (IAC3 & IAC4) */ 224 #define DBCR1_IAC34M_INCLUSIVE 0x00000080 /* IAC3 <= addr < IAC4 */ 225 #define DBCR1_IAC34M_EXCLUSIVE 0x000000c0 /* addr < IAC3 || IAC4 <= addr */ 226 #define SPR_DBCR2 310 /* E... Debug Control Register 2 */ 227 #define DBCR2_DAC1US 0xc0000000 /* 0-1: Data Address Compare 1 user/supervisor mode */ 228 #define DBCR2_DAC1US_ANY 0x00000000 /* MSR[PR] = don't care */ 229 #define DBCR2_DAC1US_KERNEL 0x80000000 /* MSR[PR] = 0 */ 230 #define DBCR2_DAC1US_USER 0xc0000000 /* MSR[PR] = 1 */ 231 #define DBCR2_DAC1ER 0x30000000 /* 2-3: Data Address Compare 1 effective/real mode */ 232 #define DBCR2_DAC1ER_DSX 0x00000000 /* effective address */ 233 #define DBCR2_DAC1ER_REAL 0x10000000 /* real address */ 234 #define DBCR2_DAC1ER_DS0 0x20000000 /* effective address MSR[DS] = 0 */ 235 #define DBCR2_DAC1ER_DS1 0x30000000 /* effective address MSR[DS] = 1 */ 236 #define DBCR2_DAC2US 0x0c000000 /* 4-5: Data Address Compare 1 user/supervisor mode */ 237 #define DBCR2_DAC2US_ANY 0x00000000 /* MSR[PR] = don't care */ 238 #define DBCR2_DAC2US_KERNEL 0x08000000 /* MSR[PR] = 0 */ 239 #define DBCR2_DAC2US_USER 0x0c000000 /* MSR[PR] = 1 */ 240 #define DBCR2_DAC2ER 0x03000000 /* 6-7: Data Address Compare 1 effective/real mode */ 241 #define DBCR2_DAC2ER_DSX 0x00000000 /* effective address */ 242 #define DBCR2_DAC2ER_REAL 0x01000000 /* real address */ 243 #define DBCR2_DAC2ER_DS0 0x02000000 /* effective address MSR[DS] = 0 */ 244 #define DBCR2_DAC2ER_DS1 0x03000000 /* effective address MSR[DS] = 1 */ 245 #define DBCR2_DAC12M 0x00c00000 /* 8-9: Data Address Compare 1 effective/real mode */ 246 #define DBCR2_DAC12M_EXACT 0x00000000 /* equal DAC1 or DAC2 */ 247 #define DBCR2_DAC12M_MASK 0x00400000 /* (addr & DAC2) == (DAC1 & DAC2) */ 248 #define DBCR2_DAC12M_INCLUSIVE 0x00800000 /* DAC1 <= addr < DAC2 */ 249 #define DBCR2_DAC12M_EXCLUSIVE 0x00c00000 /* addr < DAC1 || DAC2 <= addr */ 250 #define DBCR2_DAC3US 0x0000c000 /* 16-17: Data Address Compare 3 user/supervisor mode */ 251 #define DBCR2_DAC3US_ANY 0x00000000 /* MSR[PR] = don't care */ 252 #define DBCR2_DAC3US_KERNEL 0x00008000 /* MSR[PR] = 0 */ 253 #define DBCR2_DAC3US_USER 0x0000c000 /* MSR[PR] = 1 */ 254 #define DBCR2_DAC3ER 0x00003000 /* 18-19: Data Address Compare 3 effective/real mode */ 255 #define DBCR2_DAC3ER_DSX 0x00000000 /* effective address */ 256 #define DBCR2_DAC3ER_REAL 0x00001000 /* real address */ 257 #define DBCR2_DAC3ER_DS0 0x00002000 /* effective address MSR[DS] = 0 */ 258 #define DBCR2_DAC3ER_DS1 0x00003000 /* effective address MSR[DS] = 1 */ 259 #define DBCR2_DAC4US 0x00000c00 /* 20-21: Data Address Compare 3 user/supervisor mode */ 260 #define DBCR2_DAC4US_ANY 0x00000000 /* MSR[PR] = don't care */ 261 #define DBCR2_DAC4US_KERNEL 0x00000800 /* MSR[PR] = 0 */ 262 #define DBCR2_DAC4US_USER 0x00000c00 /* MSR[PR] = 1 */ 263 #define DBCR2_DAC4ER 0x00000300 /* 22-23: Data Address Compare 4 effective/real mode */ 264 #define DBCR2_DAC4ER_DSX 0x00000000 /* effective address */ 265 #define DBCR2_DAC4ER_REAL 0x00000100 /* real address */ 266 #define DBCR2_DAC4ER_DS0 0x00000200 /* effective address MSR[DS] = 0 */ 267 #define DBCR2_DAC4ER_DS1 0x00000300 /* effective address MSR[DS] = 1 */ 268 #define DBCR2_DAC34M 0x000000c0 /* 24-25: Data Address Compare 4 effective/real mode */ 269 #define DBCR2_DAC34M_EXACT 0x00000000 /* equal DAC3 or DAC4 */ 270 #define DBCR2_DAC34M_MASK 0x00000040 /* (addr & DAC4) == (DAC3 & DAC4) */ 271 #define DBCR2_DAC34M_INCLUSIVE 0x00000080 /* DAC3 <= addr < DAC4 */ 272 #define DBCR2_DAC34M_EXCLUSIVE 0x000000c0 /* addr < DAC3 || DAC4 <= addr */ 273 #define SPR_IAC1 312 /* E... Instruction Address Compare 1 */ 274 #define SPR_IAC2 313 /* E... Instruction Address Compare 2 */ 275 #define SPR_IAC3 314 /* E... Instruction Address Compare 3 */ 276 #define SPR_IAC4 315 /* E... Instruction Address Compare 4 */ 277 #define SPR_DAC1 316 /* E... Data Address Compare 1 */ 278 #define SPR_DAC2 317 /* E... Data Address Compare 2 */ 279 #define SPR_TSR 336 /* E... Timer Status Register */ 280 #define TSR_ENW 0x80000000 /* Enable Next Watchdog (W1C) */ 281 #define TSR_WIS 0x40000000 /* Watchdog Interrupt Status (W1C) */ 282 #define TSR_WRS 0x30000000 /* Watchdog Reset Status (W1C) */ 283 #define TSR_DIS 0x08000000 /* Decrementer Interrupt Status (W1C) */ 284 #define TSR_FIS 0x04000000 /* Fixed-interval Interrupt Status (W1C) */ 285 #define SPR_TCR 340 /* E... Timer Control Register */ 286 #define TCR_WP 0xc0000000 /* Watchdog Period */ 287 #define TCR_WP_2_N(n) (__SHIFTIN((n), TCR_WP) | __SHIFTIN((n) >> 2, TCR_WPEXT)) 288 #define TCR_WP_2_64 0x00000000 289 #define TCR_WP_2_1 0xc01e0000 290 #define TCR_WRC 0x30000000 /* Watchdog Timer Reset Control */ 291 #define TCR_WRC_RESET 0x20000000 292 #define TCR_WIE 0x08000000 /* Watchdog Time Interrupt Enable */ 293 #define TCR_DIE 0x04000000 /* Decrementer Interrupt Enable */ 294 #define TCR_FP 0x03000000 /* Fixed-interval Timer Period */ 295 #define TCR_FP_2_N(n) ((((64 - (n)) & 0x30) << 20) | (((64 - (n)) & 0xf) << 13)) 296 #define TCR_FP_2_64 0x00000000 297 #define TCR_FP_2_1 0x0301e000 298 #define TCR_FIE 0x00800000 /* Fixed-interval Interrupt Enable */ 299 #define TCR_ARE 0x00400000 /* Auto-reload Enable */ 300 #define TCR_WPEXT 0x001e0000 /* Watchdog Period Extension */ 301 #define TCR_FPEXT 0x0001e000 /* Fixed-interval Period Extension */ 302 303 #define SPR_IVOR0 400 /* E... Critical input interrupt offset */ 304 #define SPR_IVOR1 401 /* E... Machine check interrupt offset */ 305 #define SPR_IVOR2 402 /* E... Data storage interrupt offset */ 306 #define SPR_IVOR3 403 /* E... Instruction storage interrupt offset */ 307 #define SPR_IVOR4 404 /* E... External input interrupt offset */ 308 #define SPR_IVOR5 405 /* E... Alignment interrupt offset */ 309 #define SPR_IVOR6 406 /* E... Program interrupt offset */ 310 #define SPR_IVOR8 408 /* E... Syscall call interrupt offset */ 311 #define SPR_IVOR10 410 /* E... Decrementer interrupt offset */ 312 #define SPR_IVOR11 411 /* E... Fixed-interval timer interrupt offset */ 313 #define SPR_IVOR12 412 /* E... Watchdog timer interrupt offset */ 314 #define SPR_IVOR13 413 /* E... Data TLB error interrupt offset */ 315 #define SPR_IVOR14 414 /* E... Instruction TLB error interrupt offset */ 316 #define SPR_IVOR15 415 /* E... Debug interrupt offset */ 317 #define SPR_SPEFSCR 512 /* E... Signal processing and embedded floating-point status and control register */ 318 #define SPEFSCR_SOVH 0x80000000 /* 0: Summary Integer Overflow High */ 319 #define SPEFSCR_OVH 0x40000000 /* 1: Integer Overflow High */ 320 #define SPEFSCR_FGH 0x20000000 /* 2: Embedded Floating-Point Guard Bit High */ 321 #define SPEFSCR_FXH 0x10000000 /* 3: Embedded Floating-Point Sticky Bit High */ 322 #define SPEFSCR_FINVH 0x08000000 /* 4: Embedded Floating-Point Invalid Operation High */ 323 #define SPEFSCR_FDBZH 0x04000000 /* 5: Embedded Floating-Point Divide By Zero Error High */ 324 #define SPEFSCR_FUNFH 0x02000000 /* 6: Embedded Floating-Point Underflow Error High */ 325 #define SPEFSCR_FOVFH 0x01000000 /* 7: Embedded Floating-Point Overflow Error High */ 326 #define SPEFSCR_FINXS 0x00200000 /* 10: Embedded Floating-Point Inexact Sticky Bit */ 327 #define SPEFSCR_FINVS 0x00100000 /* 11: Embedded Floating-Point Invalid Operation Sticky Bit */ 328 #define SPEFSCR_FDBZS 0x00080000 /* 12: Embedded Floating-Point Divide By Zero Sticky Bit */ 329 #define SPEFSCR_FUNFS 0x00040000 /* 13: Embedded Floating-Point Underflow Sticky Bit */ 330 #define SPEFSCR_FOVFS 0x00020000 /* 14: Embedded Floating-Point Overflow Sticky Bit */ 331 #define SPEFSCR_MODE 0x00010000 /* 15: Embedded Floating-Point Mode */ 332 #define SPEFSCR_SOV 0x80000000 /* 16: Summary Integer Overflow */ 333 #define SPEFSCR_OV 0x00004000 /* 17: Integer Overflow */ 334 #define SPEFSCR_FG 0x00002000 /* 18: Embedded Floating-Point Guard Bit */ 335 #define SPEFSCR_FX 0x00001000 /* 19: Embedded Floating-Point Sticky Bit */ 336 #define SPEFSCR_FINV 0x00000800 /* 20: Embedded Floating-Point Invalid Operation */ 337 #define SPEFSCR_FDBZ 0x00000400 /* 21: Embedded Floating-Point Divide By Zero Error */ 338 #define SPEFSCR_FUNF 0x00000200 /* 22: Embedded Floating-Point Underflow Error */ 339 #define SPEFSCR_FOVF 0x00000100 /* 23: Embedded Floating-Point Overflow Error */ 340 #define SPEFSCR_FINXE 0x00000040 /* 25: Embedded Floating-Point Inexact Exception Enable */ 341 #define SPEFSCR_FINVE 0x00000020 /* 26: Embedded Floating-Point Invalid Operation/Input Error Exception Enable */ 342 #define SPEFSCR_FDBZE 0x00000010 /* 27: Embedded Floating-Point Divide By Zero Exception Enable */ 343 #define SPEFSCR_FUNFE 0x00000008 /* 28: Embedded Floating-Point Underflow Exception Enable */ 344 #define SPEFSCR_FOVFE 0x00000004 /* 29: Embedded Floating-Point Overflow Exception Enable */ 345 #define SPEFSCR_FRMC_MASK 0x00000003 /* 30..31: Embedded Floating-Point Rounding Mode Control */ 346 #define SPEFSCR_FRMC_DOWNWARD 0x00000003 /* Round toward -infinity */ 347 #define SPEFSCR_FRMC_UPWARD 0x00000002 /* Round toward +infinity */ 348 #define SPEFSCR_FRMC_TOWARDZERO 0x00000001 /* Round toward zero */ 349 #define SPEFSCR_FRMC_TONEAREST 0x00000000 /* Round to nearest */ 350 #define SPR_BBEAR 513 /* E... Branch buffer entry addr register */ 351 #define SPR_BBTAR 514 /* E... Branch buffer target addr register */ 352 #define SPR_L1CFG0 515 /* E... L1 Cache Configuration Register 0 */ 353 #define SPR_L1CFG1 516 /* E... L1 Cache Configuration Register 1 */ 354 #define L1CFG_CARCH_GET(n) (((n) >> 30) & 3) 355 #define L1CFG_CARCH_HARVARD 0 356 #define L1CFG_CARCH_UNIFIED 1 357 #define L1CFG_CBSIZE_GET(n) (((n) >> 23) & 3) 358 #define L1CFG_CBSIZE_32B 0 359 #define L1CFG_CBSIZE_64B 1 360 #define L1CFG_CREPL_GET(n) (((n) >> 21) & 3) 361 #define L1CFG_CREPL_TRUE_LRU 0 362 #define L1CFG_CREPL_PSEUDO_LRU 1 363 #define L1CFG_CLA_P(n) (((n) >> 20) & 1) 364 #define L1CFG_CPA_P(n) (((n) >> 19) & 1) 365 #define L1CFG_CNWAY_GET(n) ((((n) >> 11) & 0xff) + 1) 366 #define L1CFG_CSIZE_GET(n) ((((n) >> 0) & 0x7ff) << 10) 367 #define SPR_ATBL 526 /* E... Alternate Time Base Lower */ 368 #define SPR_ATBU 527 /* E... Alternate Time Base Upper */ 369 #define SPR_IVOR32 528 /* E... SPE unavailable interrupt offset */ 370 #define SPR_IVOR33 529 /* E... Floating-point data exception interrupt offset */ 371 #define SPR_IVOR34 530 /* E... Floating-point round exception interrupt offset */ 372 #define SPR_IVOR35 531 /* E... Performance monitor interrupt offset */ 373 #define SPR_MCARU 569 /* E... Machine check address register upper */ 374 #define SPR_MCSRR0 570 /* E... Machine check save/restore register 0 */ 375 #define SPR_MCSRR1 571 /* E... Machine check save/restore register 1 */ 376 #define SPR_MCSR 572 /* E... Machine check syndrome register */ 377 #define MCSR_MCP 0x80000000 /* 0: Machine Check Input Pin */ 378 #define MCSR_ICPERR 0x40000000 /* 1: Instruction Cache Parity Error */ 379 #define MCSR_DCP_PERR 0x20000000 /* 2: Data Cache Push Parity Error */ 380 #define MCSR_DCPERR 0x10000000 /* 3: Data Cache Parity Error */ 381 #define MCSR_NMI 0x00100000 /* 12: non maskable interrupt */ 382 #define MCSR_MAV 0x00080000 /* 13: MCAR address valid */ 383 #define MCSR_MEA 0x00040000 /* 14: MCAR [is an] effective address */ 384 #define MCSR_BUS_IAERR 0x00000080 /* 24: Bus Instruction Address Error */ 385 #define MCSR_BUS_RAERR 0x00000040 /* 25: Bus Read Address Error */ 386 #define MCSR_BUS_WAERR 0x00000020 /* 26: Bus Write Address Error */ 387 #define MCSR_BUS_IBERR 0x00000010 /* 27: Bus Instruction Data Bus Error */ 388 #define MCSR_BUS_RBERR 0x00000008 /* 28: Bus Read Data Bus Error */ 389 #define MCSR_BUS_WBERR 0x00000004 /* 29: Bus Write Data Bus Error */ 390 #define MCSR_BUS_IPERR 0x00000002 /* 30: Bus Instruction Parity Error */ 391 #define MCSR_BUS_RPERR 0x00000001 /* 31: Bus Read Parity Error */ 392 #define SPR_MCAR 573 /* E... Machine check address register */ 393 #define SPR_MAS0 624 /* E... MAS Register 0 */ 394 #define MAS0_TLBSEL 0x30000000 /* Select TLB<n> for access */ 395 #define MAS0_TLBSEL_TLB3 0x30000000 /* Select TLB3 for access */ 396 #define MAS0_TLBSEL_TLB2 0x20000000 /* Select TLB2 for access */ 397 #define MAS0_TLBSEL_TLB1 0x10000000 /* Select TLB1 for access */ 398 #define MAS0_TLBSEL_TLB0 0x00000000 /* Select TLB0 for access */ 399 #define MASX_TLBSEL_GET(n) (((n) >> 28) & 3) 400 #define MASX_TLBSEL_MAKE(n) (((n) & 3) << 28) 401 #define MAS0_ESEL 0x0fff0000 /* entry (way) select for tlbwe */ 402 #define MAS0_ESEL_GET(n) (((n) >> 16) & 4095) 403 #define MAS0_ESEL_MAKE(n) (((n) & 4095) << 16) 404 #define MAS0_NV 0x00000fff /* next victim fr TLB0[NV] */ 405 #define SPR_MAS1 625 /* E... MAS Register 1 */ 406 #define MAS1_V 0x80000000 /* TLB Valid Bit */ 407 #define MAS1_IPROT 0x40000000 /* Invalidate Protect */ 408 #define MAS1_TID 0x0fff0000 /* Translation Identity */ 409 #define MASX_TID_GET(n) (((n) >> 16) & 4095) 410 #define MASX_TID_MAKE(n) (((n) & 4095) << 16) 411 #define MAS1_TS 0x00001000 /* Translation Space [IS/DS MSR] */ 412 #define MAS1_TS_SHIFT 12 413 #define MAS1_TSIZE 0x00000f00 /* Translation Size (4KB**tsize) */ 414 #define MASX_TSIZE_4KB 0x00000100 /* 4KB TSIZE */ 415 #define MASX_TSIZE_16KB 0x00000200 /* 16KB TSIZE */ 416 #define MASX_TSIZE_64KB 0x00000300 /* 64KB TSIZE */ 417 #define MASX_TSIZE_256KB 0x00000400 /* 256KB TSIZE */ 418 #define MASX_TSIZE_1MB 0x00000500 /* 1MB TSIZE */ 419 #define MASX_TSIZE_4MB 0x00000600 /* 4MB TSIZE */ 420 #define MASX_TSIZE_16MB 0x00000700 /* 16MB TSIZE */ 421 #define MASX_TSIZE_64MB 0x00000800 /* 64MB TSIZE */ 422 #define MASX_TSIZE_256MB 0x00000900 /* 256MB TSIZE */ 423 #define MASX_TSIZE_1GB 0x00000a00 /* 1GB TSIZE */ 424 #define MASX_TSIZE_4GB 0x00000b00 /* 4GB TSIZE */ 425 #define MASX_TSIZE_GET(n) (((n) >> 8) & 15) 426 #define MASX_TSIZE_MAKE(n) (((n) & 15) << 8) 427 #define SPR_MAS2 626 /* E... MAS Register 2 */ 428 #define MAS2_EPN 0xfffff000 /* Effective Page Number */ 429 #define MAS2_EPN_GET(n) (((n) >> 12) & 1048575) 430 #define MAS2_EPN_MAKE(n) (((n) & 1048575) << 12) 431 #define MAS2_X0 0x00000040 /* Impl. dependent page attr. */ 432 #define MAS2_ACM 0x000000c0 /* Alternate Coherency Mode. */ 433 #define MAS2_X1 0x00000020 /* Impl. dependent page attr. */ 434 #define MAS2_VLE 0x00000020 /* VLE mode. */ 435 #define MAS2_WIMGE 0x0000001f /* Mask of next 5 bits */ 436 #define MAS2_W 0x00000010 /* Write-through */ 437 #define MAS2_I 0x00000008 /* cache-Inhibited */ 438 #define MAS2_M 0x00000004 /* Memory coherency required */ 439 #define MAS2_G 0x00000002 /* Guarded */ 440 #define MAS2_E 0x00000001 /* [little] Endianness */ 441 #define SPR_MAS3 627 /* E... MAS Register 3 */ 442 #define MAS3_RPN 0xfffff000 /* Real Page Number */ 443 #define MAS3_RPN_GET(n) (((n) >> 12) & 1048575) 444 #define MAS3_RPN_MAKE(n) (((n) & 1048575) << 12) 445 #define MAS3_U0 0x00000200 /* User attribute 0 */ 446 #define MAS3_U1 0x00000100 /* User attribute 1 */ 447 #define MAS3_U2 0x00000080 /* User attribute 2 */ 448 #define MAS3_U3 0x00000040 /* User attribute 3 */ 449 #define MAS3_UX 0x00000020 /* User execute permission */ 450 #define MAS3_SX 0x00000010 /* System execute permission */ 451 #define MAS3_UW 0x00000008 /* User write permission */ 452 #define MAS3_SW 0x00000004 /* System write permission */ 453 #define MAS3_UR 0x00000002 /* User read permission */ 454 #define MAS3_SR 0x00000001 /* System read permission */ 455 #define SPR_MAS4 628 /* E... MAS Register 4 */ 456 #define MAS4_TLBSELD 0x30000000 /* TLBSEL default value */ 457 #define MAS4_TLBSEL_TLB3 0x30000000 /* Select TLB3 for access */ 458 #define MAS4_TLBSEL_TLB2 0x20000000 /* Select TLB2 for access */ 459 #define MAS4_TLBSEL_TLB1 0x10000000 /* Select TLB1 for access */ 460 #define MAS4_TLBSEL_TLB0 0x00000000 /* Select TLB0 for access */ 461 #define MAS4_TIDSELD 0x00030000 /* select TID default value */ 462 #define MAS4_TIDSELD_TIDZ 0x00030000 /* fill in MAS1[TID] with 0 */ 463 #define MAS4_TIDSELD_PID2 0x00020000 /* fill in MAS1[TAD] from ... */ 464 #define MAS4_TIDSELD_PID1 0x00010000 /* fill in MAS1[TAD] from ... */ 465 #define MAS4_TIDSELD_PID0 0x00000000 /* fill in MAS1[TAD] from ... */ 466 #define MAS4_TSIZED 0x00000f00 /* TSIZE default value */ 467 #define MAS4_TSIZED_4KB 0x00000100 /* 4KB TSIZE */ 468 #define MAS4_ACMD 0x000000c0 /* Alternate Coherency Mode. */ 469 #define MAS4_X0D 0x00000040 /* default Impl. dep. page attr. */ 470 #define MAS4_VLED 0x00000020 /* VLE mode. */ 471 #define MAS4_X1D 0x00000020 /* default Impl. dep. page attr. */ 472 #define MAS4_WD 0x00000010 /* default Write-through */ 473 #define MAS4_ID 0x00000008 /* default Cache-inhibited */ 474 #define MAS4_MD 0x00000004 /* default Memory coherency req. */ 475 #define MAS4_GD 0x00000002 /* default Guarded */ 476 #define MAS4_ED 0x00000001 /* default [little] Endianness */ 477 #define SPR_MAS6 630 /* E... MAS Register 6 (TLB Search CTX) */ 478 #define MAS6_SPID0 0x0fff0000 /* PID used with tlbsx */ 479 #define MAS6_SPID0_SHIFT 16 480 #define MAS6_SAS 0x00000001 /* Address space (IS/DS MSR) ... */ 481 #define MAS6_SAS_USER 0x00000001 /* Address space (IS/DS MSR) ... */ 482 #define SPR_PID1 633 /* E... PID Register 1 */ 483 #define SPR_PID2 634 /* E... PID Register 2 */ 484 #define SPR_TLB0CFG 688 /* E... TLB Configuration Register 0 */ 485 #define SPR_TLB1CFG 689 /* E... TLB Configuration Register 1 */ 486 #define TLBCFG_ASSOC(n) (((n) >> 24) & 0xff) /* assoc of tlb */ 487 #define TLBCFG_MINSIZE(n) (((n) >> 20) & 0x0f) /* minpagesize */ 488 #define TLBCFG_MAXSIZE(n) (((n) >> 16) & 0x0f) /* maxpagesize */ 489 #define TLBCFG_IPROT_P(n) (((n) >> 15) & 0x01) 490 #define TLBCFG_AVAIL_P(n) (((n) >> 14) & 0x01) /* variable page size */ 491 #define TLBCFG_NENTRY(n) (((n) >> 0) & 0xfff) /* # entrys */ 492 #define SPR_MAS7 944 /* E... MAS Register 7 */ 493 #define MAS7_RPNHI 0x00000004 /* bits 32-35 of RPN */ 494 #define SPR_HID0 1008 495 #define HID0_EMCP 0x80000000 /* Enable Machine Check Pin */ 496 #define HID0_DOZE 0x00800000 /* Core in doze mode */ 497 #define HID0_NAP 0x00400000 /* Core in nap mode */ 498 #define HID0_SLEEP 0x00200000 /* Core in sleep mode */ 499 #define HID0_TBEN 0x00004000 /* Time Base ENable */ 500 #define HID0_SEL_TBCLK 0x00002000 /* SELect Time Base Clock */ 501 #define HID0_EN_MAS7_UPDATE 0x00000080 /* ENable MAS7 UPDATE */ 502 #define HID0_DCFA 0x00000040 /* Data Cache Flush Assist */ 503 #define HID0_NOOPTI 0x00000001 /* NO-OP Touch Instructions */ 504 #define SPR_HID1 1009 505 #define HID1_ASTME 0x00004000 /* Address Streaming Enable */ 506 #define HID1_ABE 0x00001000 /* Address Broadcast Enable */ 507 #define SPR_L1CSR0 1010 /* E... L1 Cache Control and Status Register 0 (Data) */ 508 #define SPR_L1CSR1 1011 /* E... L1 Cache Control and Status Register 1 (Instruction) */ 509 #define L1CSR_CPE 0x00010000 /* 15: Cache Parity Error */ 510 #define L1CSR_CPI 0x00008000 /* 16: Cache Parity Injection Enable */ 511 #define L1CSR_CSLC 0x00000800 /* 20: Cache Snoop Lock Clear */ 512 #define L1CSR_CUL 0x00000400 /* 21: Cache Unable to Lock (W0C) */ 513 #define L1CSR_CLO 0x00000200 /* 22: Cache Lock Overflow (W0C) */ 514 #define L1CSR_CLFR 0x00000100 /* 23: Cache Lock Bits Flash Reset */ 515 #define L1CSR_CFI 0x00000002 /* 30: Cache Flash Invalidate */ 516 #define L1CSR_CE 0x00000001 /* 31: Cache Enable */ 517 #define SPR_MMUCSR0 1012 /* E... MMU Control and Status Register 0 */ 518 #define MMUCSR0_TLB2_FI 0x00000040 /* TLB2 Flash Invalidate */ 519 #define MMUCSR0_TLB3_FI 0x00000020 /* TLB3 Flash Invalidate */ 520 #define MMUCSR0_TLB0_FI 0x00000004 /* TLB0 Flash Invalidate */ 521 #define MMUCSR0_TLB1_FI 0x00000002 /* TLB1 Flash Invalidate */ 522 #define SPR_BUCSR 1013 /* E... Branch Unit Control and Status Register */ 523 #define SPR_MMUCFG 1015 /* E... MMU Configuration Register */ 524 #define MMUCFG_RASIZE_GET(n) (((n) >> 17) & 127) /* Real Address Size */ 525 #define MMUCFG_NPIDS_GET(n) (((n) >> 11) & 15) /* # of PID registers */ 526 #define MMUCFG_PIDSIZE_GET(n) (((n) >> 6) & 31) /* PID is PIDSIZE+1 bits wide */ 527 #define MMUCFG_NTLBS_GET(n) (((n) >> 2) & 3) /* NTLBS is max value of MAS0[TLBSEL] */ 528 #define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */ 529 #define MMUCFG_MAVN_V1 0 530 #define MMUCFG_MAVN_V2 1 531 #define SPR_SVR 1023 /* E... System Version Register */ 532 533 #define PMR_PMC0 16 534 #define PMR_PMC1 17 535 #define PMR_PMC2 18 536 #define PMR_PMC3 19 537 #define PMR_PMLCa0 144 538 #define PMR_PMLCa1 145 539 #define PMR_PMLCa2 146 540 #define PMR_PMLCa3 147 541 #define PMLCa_FC 0x80000000 /* 0: Freeze Counter */ 542 #define PMLCa_FCS 0x40000000 /* 1: Freeze Counter In Super */ 543 #define PMLCa_FCU 0x20000000 /* 2: Freeze Counter In User */ 544 #define PMLCa_FCM1 0x10000000 /* 3: Freeze Counter While Mark=1 */ 545 #define PMLCa_FCM0 0x08000000 /* 4: Freeze Counter While Mark=0 */ 546 #define PMLCa_CE 0x04000000 /* 5: Condition Enable */ 547 #define PMLCa_EVENT 0x007f0000 /* 9..15: Event */ 548 #define PMLCa_EVENT_GET(n) (((n) >> 16) & 127) 549 #define PMLCa_EVENT_MAKE(n) (((n) & 127) << 16) 550 551 #define PMR_PMLCb0 272 552 #define PMR_PMLCb1 273 553 #define PMR_PMLCb2 274 554 #define PMR_PMLCb3 275 555 #define PMLCb_THRESHMUL 0x00007f00 /* 21..23: multiply threshold by 2**<n> */ 556 #define PMLCb_THRESHMUL_GET(n) (((n) >> 16) & 127) 557 #define PMLCb_THRESHMUL_MAKE(n) (((n) & 127) << 16) 558 #define PMLCb_THRESHOLD 0x0000003f /* 26..31: threshold */ 559 #define PMLCb_THRESHOLD_GET(n) (((n) >> 0) & 63) 560 #define PMLCb_THRESHOLD_MAKE(n) (((n) & 63) << 0) 561 #define PMR_PMGC0 400 562 #define PMGC0_FAC 0x80000000 /* 0: Freeze All Counters */ 563 #define PMGC0_PMIE 0x40000000 /* 1: Performance Monitor Interrupt Enable */ 564 #define PMGC0_FCECE 0x40000000 /* 1: Freeze count on enabled condition or event */ 565 #define PMGC0_TBSEL 0x00001800 /* 19..20: Time base selector */ 566 #define PMGC0_TBEE 0x00000100 /* 23: Time base transition event exception enable */ 567 568 #define PMR_UPMC0 (PMR_PMC0 - 16) 569 #define PMR_UPMC1 (PMR_PMC1 - 16) 570 #define PMR_UPMC2 (PMR_PMC2 - 16) 571 #define PMR_UPMC3 (PMR_PMC3 - 16) 572 #define PMR_UPMLCa0 (PMR_PMLCa0 - 16) 573 #define PMR_UPMLCa1 (PMR_PMLCa1 - 16) 574 #define PMR_UPMLCa2 (PMR_PMLCa2 - 16) 575 #define PMR_UPMLCa3 (PMR_PMLCa3 - 16) 576 #define PMR_UPMLCb0 (PMR_PMLCb0 - 16) 577 #define PMR_UPMLCb1 (PMR_PMLCb1 - 16) 578 #define PMR_UPMLCb2 (PMR_PMLCb2 - 16) 579 #define PMR_UPMLCb3 (PMR_PMLCb3 - 16) 580 #define PMR_UPMGC0 (PMR_PMGC0 - 16) 581 582 #endif /* !_POWERPC_BOOKE_SPR_H_ */ 583