/minix3/external/bsd/llvm/dist/llvm/lib/Target/ARM/ |
H A D | Thumb2InstrInfo.cpp | 61 unsigned PredReg = 0; in ReplaceTailWithBranchTo() local 109 unsigned PredReg = 0; in isLegalToSplitMBBAt() local 224 ARMCC::CondCodes Pred, unsigned PredReg, in emitT2RegPlusImmediate() 461 unsigned PredReg; in rewriteT2FrameIndex() local 634 llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { in getITInstrPredicate()
|
H A D | Thumb2RegisterInfo.cpp | 40 ARMCC::CondCodes Pred, unsigned PredReg, in emitLoadConstPool()
|
H A D | ARMLoadStoreOptimizer.cpp | 376 ARMCC::CondCodes Pred, unsigned PredReg) { in UpdateBaseRegUses() 476 unsigned PredReg, unsigned Scratch, DebugLoc dl, in MergeOps() 721 ARMCC::CondCodes Pred, unsigned PredReg, in MergeOpsUpdate() 820 ARMCC::CondCodes Pred, unsigned PredReg, in MergeLDR_STR() 897 ARMCC::CondCodes Pred, unsigned PredReg) { in isMatchingDecrement() 932 ARMCC::CondCodes Pred, unsigned PredReg) { in isMatchingIncrement() 1096 unsigned PredReg = 0; in MergeBaseUpdateLSMultiple() local 1253 unsigned PredReg = 0; in MergeBaseUpdateLoadStore() local 1439 ARMCC::CondCodes Pred, unsigned PredReg, in InsertLDR_STR() 1489 unsigned PredReg = 0; in FixInvalidRegPairOp() local [all …]
|
H A D | Thumb2SizeReduction.cpp | 580 unsigned PredReg = 0; in ReduceSpecial() local 684 unsigned PredReg = 0; in ReduceTo2Addr() local 781 unsigned PredReg = 0; in ReduceToNarrow() local
|
H A D | Thumb2ITBlockPass.cpp | 171 unsigned PredReg = 0; in InsertITInstructions() local
|
H A D | ARMBaseRegisterInfo.cpp | 409 unsigned PredReg, unsigned MIFlags) const { in emitLoadConstPool() 761 unsigned PredReg = (PIdx == -1) ? 0 : MI.getOperand(PIdx+1).getReg(); in eliminateFrameIndex() local
|
H A D | ARMFrameLowering.cpp | 120 unsigned PredReg = 0) { in emitRegPlusImmediate() 134 unsigned PredReg = 0) { in emitSPUpdate() 1798 unsigned PredReg = Old->getOperand(2).getReg(); in eliminateCallFramePseudoInstr() local 1803 unsigned PredReg = Old->getOperand(3).getReg(); in eliminateCallFramePseudoInstr() local
|
H A D | MLxExpansionPass.cpp | 285 unsigned PredReg = MI->getOperand(++NextOp).getReg(); in ExpandFPMLxInstruction() local
|
H A D | Thumb1RegisterInfo.cpp | 67 ARMCC::CondCodes Pred, unsigned PredReg, in emitLoadConstPool()
|
H A D | ARMISelDAGToDAG.cpp | 2472 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local 2734 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local 2754 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local 2773 SDValue PredReg = CurDAG->getRegister(0, MVT::i32); in Select() local
|
H A D | ARMConstantIslandPass.cpp | 1360 unsigned PredReg = 0; in createNewWater() local 1811 unsigned PredReg = 0; in optimizeThumb2Branches() local
|
H A D | ARMExpandPseudoInsts.cpp | 656 unsigned PredReg = 0; in ExpandMOV32BitImm() local
|
H A D | ARMBaseInstrInfo.cpp | 1732 llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { in getInstrPredicate() 1762 unsigned PredReg = 0; in commuteInstruction() local 1947 ARMCC::CondCodes Pred, unsigned PredReg, in emitARMRegPlusImmediate()
|
/minix3/external/bsd/llvm/dist/llvm/lib/Target/Hexagon/ |
H A D | HexagonHardwareLoops.cpp | 503 unsigned PredReg = Cond[Cond.size()-1].getReg(); in getLoopTripCount() local
|