/openbsd-src/gnu/llvm/llvm/lib/Target/WebAssembly/ |
H A D | WebAssemblyFrameLowering.cpp | 295 Register OffsetReg = MRI.createVirtualRegister(PtrRC); in emitPrologue() local 347 Register OffsetReg = MRI.createVirtualRegister(PtrRC); in emitEpilogue() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/AMDGPU/ |
H A D | R600InstrInfo.cpp | 1014 Register OffsetReg = MI.getOperand(OffsetOpIdx).getReg(); in expandPostRAPseudo() local 1028 Register OffsetReg = MI.getOperand(OffsetOpIdx).getReg(); in expandPostRAPseudo() local 1097 unsigned OffsetReg, in buildIndirectWrite() 1129 unsigned OffsetReg, in buildIndirectRead()
|
H A D | AMDGPUCallLowering.cpp | 223 auto OffsetReg = MIRBuilder.buildConstant(S32, Offset); in getStackAddress() local 404 auto OffsetReg = B.buildConstant(LLT::scalar(64), Offset); in lowerParameterPtr() local
|
H A D | AMDGPUInstructionSelector.cpp | 893 Register OffsetReg = MI.getOperand(2).getReg(); in selectG_SBFX_UBFX() local 3795 if (Register OffsetReg = in selectSmrdOffset() local 3828 if (Register OffsetReg = matchZeroExtendFromS32(*MRI, GEPI.SgprParts[1])) { in selectSmrdOffset() local
|
H A D | SIRegisterInfo.cpp | 831 Register OffsetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); in materializeFrameBaseRegister() local
|
H A D | AMDGPURegisterBankInfo.cpp | 1468 Register OffsetReg = MI.getOperand(FirstOpnd + 1).getReg(); in applyMappingBFE() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/M68k/GISel/ |
H A D | M68kCallLowering.cpp | 62 auto OffsetReg = MIRBuilder.buildConstant(SType, Offset); in getStackAddress() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/X86/ |
H A D | X86CallLowering.cpp | 100 auto OffsetReg = MIRBuilder.buildConstant(SType, Offset); in getStackAddress() local
|
H A D | X86ISelLowering.cpp | 35368 unsigned OffsetReg = 0; in EmitVAARGWithCustomInserter() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/Lanai/AsmParser/ |
H A D | LanaiAsmParser.cpp | 134 unsigned OffsetReg; member 628 unsigned OffsetReg = Op->getReg(); in MorphToMemRegReg() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ |
H A D | ARMCallLowering.cpp | 104 auto OffsetReg = MIRBuilder.buildConstant(s32, Offset); in getStackAddress() local
|
H A D | Thumb2InstrInfo.cpp | 627 Register OffsetReg = MI.getOperand(FrameRegIdx + 1).getReg(); in rewriteT2FrameIndex() local
|
H A D | Thumb2SizeReduction.cpp | 565 unsigned OffsetReg = 0; in ReduceLoadStore() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/Mips/ |
H A D | MipsSEInstrInfo.cpp | 895 Register OffsetReg = I->getOperand(0).getReg(); in expandEhReturn() local
|
H A D | MipsCallLowering.cpp | 238 auto OffsetReg = MIRBuilder.buildConstant(s32, Offset); in getStackAddress() local
|
H A D | MipsISelLowering.cpp | 2559 unsigned OffsetReg = ABI.IsN64() ? Mips::V1_64 : Mips::V1; in lowerEH_RETURN() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/Hexagon/ |
H A D | HexagonOptAddrMode.cpp | 168 Register OffsetReg = MI.getOperand(2).getReg(); in canRemoveAddasl() local
|
H A D | HexagonISelLowering.cpp | 3300 unsigned OffsetReg = Hexagon::R28; in LowerEH_RETURN() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/GISel/ |
H A D | AArch64CallLowering.cpp | 265 auto OffsetReg = MIRBuilder.buildConstant(s64, Offset); in getStackAddress() local
|
H A D | AArch64InstructionSelector.cpp | 6133 Register OffsetReg = OffsetInst->getOperand(1).getReg(); in selectExtendedSHL() local
|
/openbsd-src/gnu/llvm/llvm/lib/Target/Sparc/AsmParser/ |
H A D | SparcAsmParser.cpp | 257 unsigned OffsetReg; member
|
/openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ |
H A D | AArch64FastISel.cpp | 95 unsigned OffsetReg = 0; member in __anond3c64d190111::AArch64FastISel::Address
|