/freebsd-src/contrib/llvm-project/llvm/lib/Target/RISCV/ |
H A D | RISCVExpandAtomicPseudoInsts.cpp | 303 Register MaskReg, Register ScratchReg) { in insertMaskedMerge() 334 Register MaskReg = MI.getOperand(4).getReg(); in doMaskedAtomicBinOpExpansion() local 475 Register MaskReg = MI.getOperand(5).getReg(); in expandAtomicMinMaxOp() local 573 Register MaskReg, in tryToFoldBNEOnCmpXchgResult() 640 Register MaskReg = IsMasked ? MI.getOperand(5).getReg() : Register(); in expandAtomicCmpXchg() local 690 Register MaskReg = MI.getOperand(5).getReg(); in expandAtomicCmpXchg() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/LoongArch/ |
H A D | LoongArchExpandAtomicPseudoInsts.cpp | 221 Register MaskReg, Register ScratchReg) { in insertMaskedMerge() 247 Register MaskReg = MI.getOperand(4).getReg(); in doMaskedAtomicBinOpExpansion() local 386 Register MaskReg = MI.getOperand(5).getReg(); in expandAtomicMinMaxOp() local 537 Register MaskReg = MI.getOperand(5).getReg(); in expandAtomicCmpXchg() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/Mips/MCTargetDesc/ |
H A D | MipsNaClELFStreamer.cpp | 101 void emitMask(unsigned AddrReg, unsigned MaskReg, in emitMask() argument
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPURegisterBankInfo.cpp | 4789 Register MaskReg = MI.getOperand(2).getReg(); getInstrMapping() local 4798 Register MaskReg = MI.getOperand(2).getReg(); getInstrMapping() local 4816 Register MaskReg = MI.getOperand(2).getReg(); getInstrMapping() local
|
H A D | AMDGPUInstructionSelector.cpp | 1466 const Register MaskReg = I.getOperand(2).getReg(); selectInverseBallot() local 2952 Register MaskReg = I.getOperand(2).getReg(); selectG_PTRMASK() local
|
H A D | SIISelLowering.cpp | 5260 Register MaskReg = MI.getOperand(1).getReg(); EmitInstrWithCustomInserter() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/ |
H A D | MachineIRBuilder.cpp | 230 Register MaskReg = getMRI()->createGenericVirtualRegister(MaskTy); buildMaskLowPtrBits() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86InstrInfo.cpp | 6145 Register MaskReg = MIB.getReg(1); expandPostRAPseudo() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64InstrInfo.cpp | 1357 optimizePTestInstr(MachineInstr * PTest,unsigned MaskReg,unsigned PredReg,const MachineRegisterInfo * MRI) const optimizePTestInstr() argument
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/AArch64/GISel/ |
H A D | AArch64InstructionSelector.cpp | 3157 Register MaskReg = I.getOperand(2).getReg(); select() local
|
/freebsd-src/contrib/llvm-project/llvm/lib/Target/PowerPC/ |
H A D | PPCISelLowering.cpp | 12079 Register MaskReg = RegInfo.createVirtualRegister(GPRC); EmitPartwordAtomicBinary() local 13074 Register MaskReg = RegInfo.createVirtualRegister(GPRC); EmitInstrWithCustomInserter() local [all...] |