| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/MCTargetDesc/ | 
| H A D | AArch64InstPrinter.cpp | 1662   if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::dsub0))  in printVectorList()  local1664   else if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::qsub0))  in printVectorList()  local
 1666   else if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::zsub0))  in printVectorList()  local
 1668   else if (unsigned FirstReg = MRI.getSubReg(Reg, AArch64::psub0))  in printVectorList()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/CodeGen/SelectionDAG/ | 
| H A D | FunctionLoweringInfo.cpp | 382   Register FirstReg;  in CreateRegs()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/Mips/AsmParser/ | 
| H A D | MipsAsmParser.cpp | 3407   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandLoadSingleImmToGPR()  local3424   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandLoadSingleImmToFPR()  local
 3478   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandLoadDoubleImmToGPR()  local
 3543   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandLoadDoubleImmToFPR()  local
 4384   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandTrunc()  local
 5326   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandLoadStoreDMacro()  local
 5373   unsigned FirstReg = Inst.getOperand(0).getReg();  in expandStoreDM1Macro()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/CodeGen/ | 
| H A D | AggressiveAntiDepBreaker.cpp | 494     unsigned FirstReg = 0;  in ScanInstruction()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ | 
| H A D | ARMLoadStoreOptimizer.cpp | 2258     Register &FirstReg, Register &SecondReg, Register &BaseReg, int &Offset,  in CanFormLdStDWord()2420         Register FirstReg, SecondReg;  in RescheduleOps()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/AsmParser/ | 
| H A D | AArch64AsmParser.cpp | 1787     unsigned FirstReg = FirstRegs[(unsigned)RegTy][NumRegs];  in addVectorListOperands()  local4385   unsigned FirstReg, ElementWidth;  in tryParseMatrixTileList()  local
 4481   MCRegister FirstReg;  in tryParseVectorList()  local
 7713   MCRegister FirstReg;  in tryParseGPRSeqPair()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/Mips/ | 
| H A D | MipsISelLowering.cpp | 4356     unsigned FirstReg, unsigned LastReg, const CCValAssign &VA,  in copyByValRegs()4409     MachineFrameInfo &MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,  in passByValArg()
 4556   unsigned FirstReg = 0;  in HandleByVal()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ | 
| H A D | AArch64FrameLowering.cpp | 2551   unsigned FirstReg = 0;  in computeCalleeSaveRegisterPairs()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/PowerPC/ | 
| H A D | PPCInstrInfo.cpp | 1634   Register FirstReg =  SwapOps ? FalseReg : TrueReg,  in insertSelect()  local
 | 
| H A D | PPCISelLowering.cpp | 6790       const unsigned FirstReg = State.AllocateReg(PPC::R9);  in CC_AIX()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/AsmParser/ | 
| H A D | ARMAsmParser.cpp | 4774   unsigned FirstReg = Reg;  in parseVectorList()  local
 |