| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/GISel/ | 
| H A D | AArch64GlobalISelUtils.cpp | 100     const CmpInst::Predicate P, AArch64CC::CondCode &CondCode,  in changeFCMPPredToAArch64CC()154     const CmpInst::Predicate P, AArch64CC::CondCode &CondCode,  in changeVectorFCMPPredToAArch64CC()
 
 | 
| H A D | AArch64InstructionSelector.cpp | 1309                                     AArch64CC::CondCode &CondCode,  in changeFPCCToORAArch64CC()1366                                      AArch64CC::CondCode &CondCode,  in changeFPCCToANDAArch64CC()
 5072   AArch64CC::CondCode CondCode;  in tryOptSelect()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/RISCV/ | 
| H A D | RISCVInstrInfo.h | 30 enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARC/MCTargetDesc/ | 
| H A D | ARCInfo.h | 24 enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/Lanai/ | 
| H A D | LanaiCondCode.h | 10 enum CondCode {  enum
 | 
| H A D | LanaiInstrInfo.cpp | 520   unsigned CondCode = MI.getOperand(3).getImm();  in optimizeSelect()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/ | 
| H A D | AArch64SpeculationHardening.cpp | 226     MachineBasicBlock &SplitEdgeBB, AArch64CC::CondCode &CondCode,  in insertTrackingCode()247   AArch64CC::CondCode CondCode;  in instrumentControlFlow()  local
 
 | 
| H A D | AArch64ISelLowering.cpp | 2620   unsigned CondCode = MI.getOperand(3).getImm();  in EmitF128CSEL()  local2879                                   AArch64CC::CondCode &CondCode,  in changeFPCCToAArch64CC()
 2942                                      AArch64CC::CondCode &CondCode,  in changeFPCCToANDAArch64CC()
 2972                                         AArch64CC::CondCode &CondCode,  in changeVectorFPCCToAArch64CC()
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/M68k/ | 
| H A D | M68kInstrInfo.h | 34 enum CondCode {  enum
 | 
| H A D | M68kISelLowering.cpp | 2080     unsigned CondCode =  in LowerSELECT()  local2221     unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();  in LowerSELECT()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/Mips/MCTargetDesc/ | 
| H A D | MipsInstPrinter.h | 32 enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/VE/ | 
| H A D | VE.h | 44 enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/XCore/ | 
| H A D | XCoreInstrInfo.cpp | 37   enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/Lanai/AsmParser/ | 
| H A D | LanaiAsmParser.cpp | 1079     LPCC::CondCode CondCode =  in splitMnemonic()  local1099     LPCC::CondCode CondCode = LPCC::suffixToLanaiCondCode(Mnemonic);  in splitMnemonic()  local
 
 | 
| /openbsd-src/gnu/llvm/llvm/tools/llvm-exegesis/lib/X86/ | 
| H A D | Target.cpp | 971       for (int CondCode : CondCodes)  in generateInstructionVariants()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/MSP430/AsmParser/ | 
| H A D | MSP430AsmParser.cpp | 337   unsigned CondCode;  in parseJccInstruction()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/AArch64/Utils/ | 
| H A D | AArch64BaseInfo.h | 254 enum CondCode {  // Meaning (integer)          Meaning (floating-point)  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/X86/MCTargetDesc/ | 
| H A D | X86BaseInfo.h | 80   enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/NVPTX/ | 
| H A D | NVPTXISelDAGToDAG.cpp | 542 static unsigned getPTXCmpMode(const CondCodeSDNode &CondCode, bool FTZ) {  in getPTXCmpMode()
 | 
| /openbsd-src/gnu/llvm/llvm/include/llvm/CodeGen/ | 
| H A D | ISDOpcodes.h | 1428 enum CondCode {  enum
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/VE/AsmParser/ | 
| H A D | VEAsmParser.cpp | 861   VECC::CondCode CondCode =  in parseCC()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/ARM/ | 
| H A D | ARMISelLowering.cpp | 2028 static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,  in FPCCToARMCC()4823   ARMCC::CondCodes CondCode = IntCCToARMCC(CC);  in getARMCmp()  local
 5172 static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,  in checkVSELConstraints()
 5509       ARMCC::CondCodes CondCode = IntCCToARMCC(CC);  in LowerSELECT_CC()  local
 5526   ARMCC::CondCodes CondCode, CondCode2;  in LowerSELECT_CC()  local
 5671     ARMCC::CondCodes CondCode = IntCCToARMCC(CC);  in OptimizeVFPBrcond()  local
 5705     ARMCC::CondCodes CondCode =  in LowerBRCOND()  local
 5758       ARMCC::CondCodes CondCode =  in LowerBR_CC()  local
 5784   ARMCC::CondCodes CondCode, CondCode2;  in LowerBR_CC()  local
 10380   ARMCC::CondCodes CondCode, CondCode2;  in LowerFSETCC()  local
 
 | 
| H A D | ARMBaseInstrInfo.cpp | 2389   unsigned CondCode = MI.getOperand(3).getImm();  in optimizeSelect()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/X86/ | 
| H A D | X86FastISel.cpp | 2874     unsigned BaseOpc, CondCode;  in fastLowerIntrinsicCall()  local
 | 
| /openbsd-src/gnu/llvm/llvm/lib/Target/PowerPC/ | 
| H A D | PPCISelDAGToDAG.cpp | 5885     SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl);  in Select()  local
 |